Book a Demo!
CoCalc Logo Icon
StoreFeaturesDocsShareSupportNewsAboutPoliciesSign UpSign In
torvalds
GitHub Repository: torvalds/linux
Path: blob/master/drivers/crypto/omap-des.c
26278 views
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
3
* Support for OMAP DES and Triple DES HW acceleration.
4
*
5
* Copyright (c) 2013 Texas Instruments Incorporated
6
* Author: Joel Fernandes <[email protected]>
7
*/
8
9
#define pr_fmt(fmt) "%s: " fmt, __func__
10
11
#ifdef DEBUG
12
#define prn(num) printk(#num "=%d\n", num)
13
#define prx(num) printk(#num "=%x\n", num)
14
#else
15
#define prn(num) do { } while (0)
16
#define prx(num) do { } while (0)
17
#endif
18
19
#include <crypto/engine.h>
20
#include <crypto/internal/des.h>
21
#include <crypto/internal/skcipher.h>
22
#include <linux/dma-mapping.h>
23
#include <linux/dmaengine.h>
24
#include <linux/err.h>
25
#include <linux/init.h>
26
#include <linux/interrupt.h>
27
#include <linux/io.h>
28
#include <linux/kernel.h>
29
#include <linux/module.h>
30
#include <linux/of.h>
31
#include <linux/platform_device.h>
32
#include <linux/pm_runtime.h>
33
#include <linux/scatterlist.h>
34
#include <linux/string.h>
35
36
#include "omap-crypto.h"
37
38
#define DST_MAXBURST 2
39
40
#define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
41
42
#define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
43
((x ^ 0x01) * 0x04))
44
45
#define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
46
47
#define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
48
#define DES_REG_CTRL_CBC BIT(4)
49
#define DES_REG_CTRL_TDES BIT(3)
50
#define DES_REG_CTRL_DIRECTION BIT(2)
51
#define DES_REG_CTRL_INPUT_READY BIT(1)
52
#define DES_REG_CTRL_OUTPUT_READY BIT(0)
53
54
#define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
55
56
#define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
57
58
#define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
59
60
#define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
61
62
#define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
63
#define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
64
#define DES_REG_IRQ_DATA_IN BIT(1)
65
#define DES_REG_IRQ_DATA_OUT BIT(2)
66
67
#define FLAGS_MODE_MASK 0x000f
68
#define FLAGS_ENCRYPT BIT(0)
69
#define FLAGS_CBC BIT(1)
70
#define FLAGS_INIT BIT(4)
71
#define FLAGS_BUSY BIT(6)
72
73
#define DEFAULT_AUTOSUSPEND_DELAY 1000
74
75
#define FLAGS_IN_DATA_ST_SHIFT 8
76
#define FLAGS_OUT_DATA_ST_SHIFT 10
77
78
struct omap_des_ctx {
79
struct omap_des_dev *dd;
80
81
int keylen;
82
__le32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
83
unsigned long flags;
84
};
85
86
struct omap_des_reqctx {
87
unsigned long mode;
88
};
89
90
#define OMAP_DES_QUEUE_LENGTH 1
91
#define OMAP_DES_CACHE_SIZE 0
92
93
struct omap_des_algs_info {
94
struct skcipher_engine_alg *algs_list;
95
unsigned int size;
96
unsigned int registered;
97
};
98
99
struct omap_des_pdata {
100
struct omap_des_algs_info *algs_info;
101
unsigned int algs_info_size;
102
103
void (*trigger)(struct omap_des_dev *dd, int length);
104
105
u32 key_ofs;
106
u32 iv_ofs;
107
u32 ctrl_ofs;
108
u32 data_ofs;
109
u32 rev_ofs;
110
u32 mask_ofs;
111
u32 irq_enable_ofs;
112
u32 irq_status_ofs;
113
114
u32 dma_enable_in;
115
u32 dma_enable_out;
116
u32 dma_start;
117
118
u32 major_mask;
119
u32 major_shift;
120
u32 minor_mask;
121
u32 minor_shift;
122
};
123
124
struct omap_des_dev {
125
struct list_head list;
126
unsigned long phys_base;
127
void __iomem *io_base;
128
struct omap_des_ctx *ctx;
129
struct device *dev;
130
unsigned long flags;
131
int err;
132
133
struct tasklet_struct done_task;
134
135
struct skcipher_request *req;
136
struct crypto_engine *engine;
137
/*
138
* total is used by PIO mode for book keeping so introduce
139
* variable total_save as need it to calc page_order
140
*/
141
size_t total;
142
size_t total_save;
143
144
struct scatterlist *in_sg;
145
struct scatterlist *out_sg;
146
147
/* Buffers for copying for unaligned cases */
148
struct scatterlist in_sgl;
149
struct scatterlist out_sgl;
150
struct scatterlist *orig_out;
151
152
unsigned int in_sg_offset;
153
unsigned int out_sg_offset;
154
struct dma_chan *dma_lch_in;
155
struct dma_chan *dma_lch_out;
156
int in_sg_len;
157
int out_sg_len;
158
int pio_only;
159
const struct omap_des_pdata *pdata;
160
};
161
162
/* keep registered devices data here */
163
static LIST_HEAD(dev_list);
164
static DEFINE_SPINLOCK(list_lock);
165
166
#ifdef DEBUG
167
#define omap_des_read(dd, offset) \
168
({ \
169
int _read_ret; \
170
_read_ret = __raw_readl(dd->io_base + offset); \
171
pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
172
offset, _read_ret); \
173
_read_ret; \
174
})
175
#else
176
static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
177
{
178
return __raw_readl(dd->io_base + offset);
179
}
180
#endif
181
182
#ifdef DEBUG
183
#define omap_des_write(dd, offset, value) \
184
do { \
185
pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
186
offset, value); \
187
__raw_writel(value, dd->io_base + offset); \
188
} while (0)
189
#else
190
static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
191
u32 value)
192
{
193
__raw_writel(value, dd->io_base + offset);
194
}
195
#endif
196
197
static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
198
u32 value, u32 mask)
199
{
200
u32 val;
201
202
val = omap_des_read(dd, offset);
203
val &= ~mask;
204
val |= value;
205
omap_des_write(dd, offset, val);
206
}
207
208
static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
209
u32 *value, int count)
210
{
211
for (; count--; value++, offset += 4)
212
omap_des_write(dd, offset, *value);
213
}
214
215
static int omap_des_hw_init(struct omap_des_dev *dd)
216
{
217
int err;
218
219
/*
220
* clocks are enabled when request starts and disabled when finished.
221
* It may be long delays between requests.
222
* Device might go to off mode to save power.
223
*/
224
err = pm_runtime_resume_and_get(dd->dev);
225
if (err < 0) {
226
dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
227
return err;
228
}
229
230
if (!(dd->flags & FLAGS_INIT)) {
231
dd->flags |= FLAGS_INIT;
232
dd->err = 0;
233
}
234
235
return 0;
236
}
237
238
static int omap_des_write_ctrl(struct omap_des_dev *dd)
239
{
240
unsigned int key32;
241
int i, err;
242
u32 val = 0, mask = 0;
243
244
err = omap_des_hw_init(dd);
245
if (err)
246
return err;
247
248
key32 = dd->ctx->keylen / sizeof(u32);
249
250
/* it seems a key should always be set even if it has not changed */
251
for (i = 0; i < key32; i++) {
252
omap_des_write(dd, DES_REG_KEY(dd, i),
253
__le32_to_cpu(dd->ctx->key[i]));
254
}
255
256
if ((dd->flags & FLAGS_CBC) && dd->req->iv)
257
omap_des_write_n(dd, DES_REG_IV(dd, 0), (void *)dd->req->iv, 2);
258
259
if (dd->flags & FLAGS_CBC)
260
val |= DES_REG_CTRL_CBC;
261
if (dd->flags & FLAGS_ENCRYPT)
262
val |= DES_REG_CTRL_DIRECTION;
263
if (key32 == 6)
264
val |= DES_REG_CTRL_TDES;
265
266
mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
267
268
omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
269
270
return 0;
271
}
272
273
static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
274
{
275
u32 mask, val;
276
277
omap_des_write(dd, DES_REG_LENGTH_N(0), length);
278
279
val = dd->pdata->dma_start;
280
281
if (dd->dma_lch_out != NULL)
282
val |= dd->pdata->dma_enable_out;
283
if (dd->dma_lch_in != NULL)
284
val |= dd->pdata->dma_enable_in;
285
286
mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
287
dd->pdata->dma_start;
288
289
omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
290
}
291
292
static void omap_des_dma_stop(struct omap_des_dev *dd)
293
{
294
u32 mask;
295
296
mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
297
dd->pdata->dma_start;
298
299
omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
300
}
301
302
static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
303
{
304
struct omap_des_dev *dd = NULL, *tmp;
305
306
spin_lock_bh(&list_lock);
307
if (!ctx->dd) {
308
list_for_each_entry(tmp, &dev_list, list) {
309
/* FIXME: take fist available des core */
310
dd = tmp;
311
break;
312
}
313
ctx->dd = dd;
314
} else {
315
/* already found before */
316
dd = ctx->dd;
317
}
318
spin_unlock_bh(&list_lock);
319
320
return dd;
321
}
322
323
static void omap_des_dma_out_callback(void *data)
324
{
325
struct omap_des_dev *dd = data;
326
327
/* dma_lch_out - completed */
328
tasklet_schedule(&dd->done_task);
329
}
330
331
static int omap_des_dma_init(struct omap_des_dev *dd)
332
{
333
int err;
334
335
dd->dma_lch_out = NULL;
336
dd->dma_lch_in = NULL;
337
338
dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
339
if (IS_ERR(dd->dma_lch_in)) {
340
dev_err(dd->dev, "Unable to request in DMA channel\n");
341
return PTR_ERR(dd->dma_lch_in);
342
}
343
344
dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
345
if (IS_ERR(dd->dma_lch_out)) {
346
dev_err(dd->dev, "Unable to request out DMA channel\n");
347
err = PTR_ERR(dd->dma_lch_out);
348
goto err_dma_out;
349
}
350
351
return 0;
352
353
err_dma_out:
354
dma_release_channel(dd->dma_lch_in);
355
356
return err;
357
}
358
359
static void omap_des_dma_cleanup(struct omap_des_dev *dd)
360
{
361
if (dd->pio_only)
362
return;
363
364
dma_release_channel(dd->dma_lch_out);
365
dma_release_channel(dd->dma_lch_in);
366
}
367
368
static int omap_des_crypt_dma(struct crypto_tfm *tfm,
369
struct scatterlist *in_sg, struct scatterlist *out_sg,
370
int in_sg_len, int out_sg_len)
371
{
372
struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
373
struct omap_des_dev *dd = ctx->dd;
374
struct dma_async_tx_descriptor *tx_in, *tx_out;
375
struct dma_slave_config cfg;
376
int ret;
377
378
if (dd->pio_only) {
379
dd->in_sg_offset = 0;
380
dd->out_sg_offset = 0;
381
382
/* Enable DATAIN interrupt and let it take
383
care of the rest */
384
omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
385
return 0;
386
}
387
388
dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
389
390
memset(&cfg, 0, sizeof(cfg));
391
392
cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
393
cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
394
cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
395
cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
396
cfg.src_maxburst = DST_MAXBURST;
397
cfg.dst_maxburst = DST_MAXBURST;
398
399
/* IN */
400
ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
401
if (ret) {
402
dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
403
ret);
404
return ret;
405
}
406
407
tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
408
DMA_MEM_TO_DEV,
409
DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
410
if (!tx_in) {
411
dev_err(dd->dev, "IN prep_slave_sg() failed\n");
412
return -EINVAL;
413
}
414
415
/* No callback necessary */
416
tx_in->callback_param = dd;
417
418
/* OUT */
419
ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
420
if (ret) {
421
dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
422
ret);
423
return ret;
424
}
425
426
tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
427
DMA_DEV_TO_MEM,
428
DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
429
if (!tx_out) {
430
dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
431
return -EINVAL;
432
}
433
434
tx_out->callback = omap_des_dma_out_callback;
435
tx_out->callback_param = dd;
436
437
dmaengine_submit(tx_in);
438
dmaengine_submit(tx_out);
439
440
dma_async_issue_pending(dd->dma_lch_in);
441
dma_async_issue_pending(dd->dma_lch_out);
442
443
/* start DMA */
444
dd->pdata->trigger(dd, dd->total);
445
446
return 0;
447
}
448
449
static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
450
{
451
struct crypto_tfm *tfm = crypto_skcipher_tfm(
452
crypto_skcipher_reqtfm(dd->req));
453
int err;
454
455
pr_debug("total: %zd\n", dd->total);
456
457
if (!dd->pio_only) {
458
err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
459
DMA_TO_DEVICE);
460
if (!err) {
461
dev_err(dd->dev, "dma_map_sg() error\n");
462
return -EINVAL;
463
}
464
465
err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
466
DMA_FROM_DEVICE);
467
if (!err) {
468
dev_err(dd->dev, "dma_map_sg() error\n");
469
return -EINVAL;
470
}
471
}
472
473
err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
474
dd->out_sg_len);
475
if (err && !dd->pio_only) {
476
dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
477
dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
478
DMA_FROM_DEVICE);
479
}
480
481
return err;
482
}
483
484
static void omap_des_finish_req(struct omap_des_dev *dd, int err)
485
{
486
struct skcipher_request *req = dd->req;
487
488
pr_debug("err: %d\n", err);
489
490
crypto_finalize_skcipher_request(dd->engine, req, err);
491
492
pm_runtime_put_autosuspend(dd->dev);
493
}
494
495
static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
496
{
497
pr_debug("total: %zd\n", dd->total);
498
499
omap_des_dma_stop(dd);
500
501
dmaengine_terminate_all(dd->dma_lch_in);
502
dmaengine_terminate_all(dd->dma_lch_out);
503
504
return 0;
505
}
506
507
static int omap_des_handle_queue(struct omap_des_dev *dd,
508
struct skcipher_request *req)
509
{
510
if (req)
511
return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
512
513
return 0;
514
}
515
516
static int omap_des_prepare_req(struct skcipher_request *req,
517
struct omap_des_dev *dd)
518
{
519
struct omap_des_ctx *ctx = crypto_skcipher_ctx(
520
crypto_skcipher_reqtfm(req));
521
struct omap_des_reqctx *rctx;
522
int ret;
523
u16 flags;
524
525
/* assign new request to device */
526
dd->req = req;
527
dd->total = req->cryptlen;
528
dd->total_save = req->cryptlen;
529
dd->in_sg = req->src;
530
dd->out_sg = req->dst;
531
dd->orig_out = req->dst;
532
533
flags = OMAP_CRYPTO_COPY_DATA;
534
if (req->src == req->dst)
535
flags |= OMAP_CRYPTO_FORCE_COPY;
536
537
ret = omap_crypto_align_sg(&dd->in_sg, dd->total, DES_BLOCK_SIZE,
538
&dd->in_sgl, flags,
539
FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
540
if (ret)
541
return ret;
542
543
ret = omap_crypto_align_sg(&dd->out_sg, dd->total, DES_BLOCK_SIZE,
544
&dd->out_sgl, 0,
545
FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
546
if (ret)
547
return ret;
548
549
dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
550
if (dd->in_sg_len < 0)
551
return dd->in_sg_len;
552
553
dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
554
if (dd->out_sg_len < 0)
555
return dd->out_sg_len;
556
557
rctx = skcipher_request_ctx(req);
558
ctx = crypto_skcipher_ctx(crypto_skcipher_reqtfm(req));
559
rctx->mode &= FLAGS_MODE_MASK;
560
dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
561
562
dd->ctx = ctx;
563
ctx->dd = dd;
564
565
return omap_des_write_ctrl(dd);
566
}
567
568
static int omap_des_crypt_req(struct crypto_engine *engine,
569
void *areq)
570
{
571
struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
572
struct omap_des_ctx *ctx = crypto_skcipher_ctx(
573
crypto_skcipher_reqtfm(req));
574
struct omap_des_dev *dd = omap_des_find_dev(ctx);
575
576
if (!dd)
577
return -ENODEV;
578
579
return omap_des_prepare_req(req, dd) ?:
580
omap_des_crypt_dma_start(dd);
581
}
582
583
static void omap_des_done_task(unsigned long data)
584
{
585
struct omap_des_dev *dd = (struct omap_des_dev *)data;
586
int i;
587
588
pr_debug("enter done_task\n");
589
590
if (!dd->pio_only) {
591
dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
592
DMA_FROM_DEVICE);
593
dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
594
dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
595
DMA_FROM_DEVICE);
596
omap_des_crypt_dma_stop(dd);
597
}
598
599
omap_crypto_cleanup(&dd->in_sgl, NULL, 0, dd->total_save,
600
FLAGS_IN_DATA_ST_SHIFT, dd->flags);
601
602
omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save,
603
FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
604
605
if ((dd->flags & FLAGS_CBC) && dd->req->iv)
606
for (i = 0; i < 2; i++)
607
((u32 *)dd->req->iv)[i] =
608
omap_des_read(dd, DES_REG_IV(dd, i));
609
610
omap_des_finish_req(dd, 0);
611
612
pr_debug("exit\n");
613
}
614
615
static int omap_des_crypt(struct skcipher_request *req, unsigned long mode)
616
{
617
struct omap_des_ctx *ctx = crypto_skcipher_ctx(
618
crypto_skcipher_reqtfm(req));
619
struct omap_des_reqctx *rctx = skcipher_request_ctx(req);
620
struct omap_des_dev *dd;
621
622
pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
623
!!(mode & FLAGS_ENCRYPT),
624
!!(mode & FLAGS_CBC));
625
626
if (!req->cryptlen)
627
return 0;
628
629
if (!IS_ALIGNED(req->cryptlen, DES_BLOCK_SIZE))
630
return -EINVAL;
631
632
dd = omap_des_find_dev(ctx);
633
if (!dd)
634
return -ENODEV;
635
636
rctx->mode = mode;
637
638
return omap_des_handle_queue(dd, req);
639
}
640
641
/* ********************** ALG API ************************************ */
642
643
static int omap_des_setkey(struct crypto_skcipher *cipher, const u8 *key,
644
unsigned int keylen)
645
{
646
struct omap_des_ctx *ctx = crypto_skcipher_ctx(cipher);
647
int err;
648
649
pr_debug("enter, keylen: %d\n", keylen);
650
651
err = verify_skcipher_des_key(cipher, key);
652
if (err)
653
return err;
654
655
memcpy(ctx->key, key, keylen);
656
ctx->keylen = keylen;
657
658
return 0;
659
}
660
661
static int omap_des3_setkey(struct crypto_skcipher *cipher, const u8 *key,
662
unsigned int keylen)
663
{
664
struct omap_des_ctx *ctx = crypto_skcipher_ctx(cipher);
665
int err;
666
667
pr_debug("enter, keylen: %d\n", keylen);
668
669
err = verify_skcipher_des3_key(cipher, key);
670
if (err)
671
return err;
672
673
memcpy(ctx->key, key, keylen);
674
ctx->keylen = keylen;
675
676
return 0;
677
}
678
679
static int omap_des_ecb_encrypt(struct skcipher_request *req)
680
{
681
return omap_des_crypt(req, FLAGS_ENCRYPT);
682
}
683
684
static int omap_des_ecb_decrypt(struct skcipher_request *req)
685
{
686
return omap_des_crypt(req, 0);
687
}
688
689
static int omap_des_cbc_encrypt(struct skcipher_request *req)
690
{
691
return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
692
}
693
694
static int omap_des_cbc_decrypt(struct skcipher_request *req)
695
{
696
return omap_des_crypt(req, FLAGS_CBC);
697
}
698
699
static int omap_des_init_tfm(struct crypto_skcipher *tfm)
700
{
701
pr_debug("enter\n");
702
703
crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_des_reqctx));
704
705
return 0;
706
}
707
708
/* ********************** ALGS ************************************ */
709
710
static struct skcipher_engine_alg algs_ecb_cbc[] = {
711
{
712
.base = {
713
.base.cra_name = "ecb(des)",
714
.base.cra_driver_name = "ecb-des-omap",
715
.base.cra_priority = 300,
716
.base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
717
CRYPTO_ALG_ASYNC,
718
.base.cra_blocksize = DES_BLOCK_SIZE,
719
.base.cra_ctxsize = sizeof(struct omap_des_ctx),
720
.base.cra_module = THIS_MODULE,
721
722
.min_keysize = DES_KEY_SIZE,
723
.max_keysize = DES_KEY_SIZE,
724
.setkey = omap_des_setkey,
725
.encrypt = omap_des_ecb_encrypt,
726
.decrypt = omap_des_ecb_decrypt,
727
.init = omap_des_init_tfm,
728
},
729
.op.do_one_request = omap_des_crypt_req,
730
},
731
{
732
.base = {
733
.base.cra_name = "cbc(des)",
734
.base.cra_driver_name = "cbc-des-omap",
735
.base.cra_priority = 300,
736
.base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
737
CRYPTO_ALG_ASYNC,
738
.base.cra_blocksize = DES_BLOCK_SIZE,
739
.base.cra_ctxsize = sizeof(struct omap_des_ctx),
740
.base.cra_module = THIS_MODULE,
741
742
.min_keysize = DES_KEY_SIZE,
743
.max_keysize = DES_KEY_SIZE,
744
.ivsize = DES_BLOCK_SIZE,
745
.setkey = omap_des_setkey,
746
.encrypt = omap_des_cbc_encrypt,
747
.decrypt = omap_des_cbc_decrypt,
748
.init = omap_des_init_tfm,
749
},
750
.op.do_one_request = omap_des_crypt_req,
751
},
752
{
753
.base = {
754
.base.cra_name = "ecb(des3_ede)",
755
.base.cra_driver_name = "ecb-des3-omap",
756
.base.cra_priority = 300,
757
.base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
758
CRYPTO_ALG_ASYNC,
759
.base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
760
.base.cra_ctxsize = sizeof(struct omap_des_ctx),
761
.base.cra_module = THIS_MODULE,
762
763
.min_keysize = DES3_EDE_KEY_SIZE,
764
.max_keysize = DES3_EDE_KEY_SIZE,
765
.setkey = omap_des3_setkey,
766
.encrypt = omap_des_ecb_encrypt,
767
.decrypt = omap_des_ecb_decrypt,
768
.init = omap_des_init_tfm,
769
},
770
.op.do_one_request = omap_des_crypt_req,
771
},
772
{
773
.base = {
774
.base.cra_name = "cbc(des3_ede)",
775
.base.cra_driver_name = "cbc-des3-omap",
776
.base.cra_priority = 300,
777
.base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
778
CRYPTO_ALG_ASYNC,
779
.base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
780
.base.cra_ctxsize = sizeof(struct omap_des_ctx),
781
.base.cra_module = THIS_MODULE,
782
783
.min_keysize = DES3_EDE_KEY_SIZE,
784
.max_keysize = DES3_EDE_KEY_SIZE,
785
.ivsize = DES3_EDE_BLOCK_SIZE,
786
.setkey = omap_des3_setkey,
787
.encrypt = omap_des_cbc_encrypt,
788
.decrypt = omap_des_cbc_decrypt,
789
.init = omap_des_init_tfm,
790
},
791
.op.do_one_request = omap_des_crypt_req,
792
}
793
};
794
795
static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
796
{
797
.algs_list = algs_ecb_cbc,
798
.size = ARRAY_SIZE(algs_ecb_cbc),
799
},
800
};
801
802
#ifdef CONFIG_OF
803
static const struct omap_des_pdata omap_des_pdata_omap4 = {
804
.algs_info = omap_des_algs_info_ecb_cbc,
805
.algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
806
.trigger = omap_des_dma_trigger_omap4,
807
.key_ofs = 0x14,
808
.iv_ofs = 0x18,
809
.ctrl_ofs = 0x20,
810
.data_ofs = 0x28,
811
.rev_ofs = 0x30,
812
.mask_ofs = 0x34,
813
.irq_status_ofs = 0x3c,
814
.irq_enable_ofs = 0x40,
815
.dma_enable_in = BIT(5),
816
.dma_enable_out = BIT(6),
817
.major_mask = 0x0700,
818
.major_shift = 8,
819
.minor_mask = 0x003f,
820
.minor_shift = 0,
821
};
822
823
static irqreturn_t omap_des_irq(int irq, void *dev_id)
824
{
825
struct omap_des_dev *dd = dev_id;
826
u32 status, i;
827
u32 *src, *dst;
828
829
status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
830
if (status & DES_REG_IRQ_DATA_IN) {
831
omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
832
833
BUG_ON(!dd->in_sg);
834
835
BUG_ON(dd->in_sg_offset > dd->in_sg->length);
836
837
src = sg_virt(dd->in_sg) + dd->in_sg_offset;
838
839
for (i = 0; i < DES_BLOCK_WORDS; i++) {
840
omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
841
dd->in_sg_offset += 4;
842
if (dd->in_sg_offset == dd->in_sg->length) {
843
dd->in_sg = sg_next(dd->in_sg);
844
if (dd->in_sg) {
845
dd->in_sg_offset = 0;
846
src = sg_virt(dd->in_sg);
847
}
848
} else {
849
src++;
850
}
851
}
852
853
/* Clear IRQ status */
854
status &= ~DES_REG_IRQ_DATA_IN;
855
omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
856
857
/* Enable DATA_OUT interrupt */
858
omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
859
860
} else if (status & DES_REG_IRQ_DATA_OUT) {
861
omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
862
863
BUG_ON(!dd->out_sg);
864
865
BUG_ON(dd->out_sg_offset > dd->out_sg->length);
866
867
dst = sg_virt(dd->out_sg) + dd->out_sg_offset;
868
869
for (i = 0; i < DES_BLOCK_WORDS; i++) {
870
*dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
871
dd->out_sg_offset += 4;
872
if (dd->out_sg_offset == dd->out_sg->length) {
873
dd->out_sg = sg_next(dd->out_sg);
874
if (dd->out_sg) {
875
dd->out_sg_offset = 0;
876
dst = sg_virt(dd->out_sg);
877
}
878
} else {
879
dst++;
880
}
881
}
882
883
BUG_ON(dd->total < DES_BLOCK_SIZE);
884
885
dd->total -= DES_BLOCK_SIZE;
886
887
/* Clear IRQ status */
888
status &= ~DES_REG_IRQ_DATA_OUT;
889
omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
890
891
if (!dd->total)
892
/* All bytes read! */
893
tasklet_schedule(&dd->done_task);
894
else
895
/* Enable DATA_IN interrupt for next block */
896
omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
897
}
898
899
return IRQ_HANDLED;
900
}
901
902
static const struct of_device_id omap_des_of_match[] = {
903
{
904
.compatible = "ti,omap4-des",
905
.data = &omap_des_pdata_omap4,
906
},
907
{},
908
};
909
MODULE_DEVICE_TABLE(of, omap_des_of_match);
910
911
static int omap_des_get_of(struct omap_des_dev *dd,
912
struct platform_device *pdev)
913
{
914
915
dd->pdata = of_device_get_match_data(&pdev->dev);
916
if (!dd->pdata) {
917
dev_err(&pdev->dev, "no compatible OF match\n");
918
return -EINVAL;
919
}
920
921
return 0;
922
}
923
#else
924
static int omap_des_get_of(struct omap_des_dev *dd,
925
struct device *dev)
926
{
927
return -EINVAL;
928
}
929
#endif
930
931
static int omap_des_get_pdev(struct omap_des_dev *dd,
932
struct platform_device *pdev)
933
{
934
/* non-DT devices get pdata from pdev */
935
dd->pdata = pdev->dev.platform_data;
936
937
return 0;
938
}
939
940
static int omap_des_probe(struct platform_device *pdev)
941
{
942
struct device *dev = &pdev->dev;
943
struct omap_des_dev *dd;
944
struct skcipher_engine_alg *algp;
945
struct resource *res;
946
int err = -ENOMEM, i, j, irq = -1;
947
u32 reg;
948
949
dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
950
if (dd == NULL) {
951
dev_err(dev, "unable to alloc data struct.\n");
952
goto err_data;
953
}
954
dd->dev = dev;
955
platform_set_drvdata(pdev, dd);
956
957
err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
958
omap_des_get_pdev(dd, pdev);
959
if (err)
960
goto err_res;
961
962
dd->io_base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
963
if (IS_ERR(dd->io_base)) {
964
err = PTR_ERR(dd->io_base);
965
goto err_res;
966
}
967
dd->phys_base = res->start;
968
969
pm_runtime_use_autosuspend(dev);
970
pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
971
972
pm_runtime_enable(dev);
973
err = pm_runtime_resume_and_get(dev);
974
if (err < 0) {
975
dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
976
goto err_get;
977
}
978
979
omap_des_dma_stop(dd);
980
981
reg = omap_des_read(dd, DES_REG_REV(dd));
982
983
pm_runtime_put_sync(dev);
984
985
dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
986
(reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
987
(reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
988
989
tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
990
991
err = omap_des_dma_init(dd);
992
if (err == -EPROBE_DEFER) {
993
goto err_irq;
994
} else if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
995
dd->pio_only = 1;
996
997
irq = platform_get_irq(pdev, 0);
998
if (irq < 0) {
999
err = irq;
1000
goto err_irq;
1001
}
1002
1003
err = devm_request_irq(dev, irq, omap_des_irq, 0,
1004
dev_name(dev), dd);
1005
if (err) {
1006
dev_err(dev, "Unable to grab omap-des IRQ\n");
1007
goto err_irq;
1008
}
1009
}
1010
1011
1012
INIT_LIST_HEAD(&dd->list);
1013
spin_lock_bh(&list_lock);
1014
list_add_tail(&dd->list, &dev_list);
1015
spin_unlock_bh(&list_lock);
1016
1017
/* Initialize des crypto engine */
1018
dd->engine = crypto_engine_alloc_init(dev, 1);
1019
if (!dd->engine) {
1020
err = -ENOMEM;
1021
goto err_engine;
1022
}
1023
1024
err = crypto_engine_start(dd->engine);
1025
if (err)
1026
goto err_engine;
1027
1028
for (i = 0; i < dd->pdata->algs_info_size; i++) {
1029
for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1030
algp = &dd->pdata->algs_info[i].algs_list[j];
1031
1032
pr_debug("reg alg: %s\n", algp->base.base.cra_name);
1033
1034
err = crypto_engine_register_skcipher(algp);
1035
if (err)
1036
goto err_algs;
1037
1038
dd->pdata->algs_info[i].registered++;
1039
}
1040
}
1041
1042
return 0;
1043
1044
err_algs:
1045
for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1046
for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1047
crypto_engine_unregister_skcipher(
1048
&dd->pdata->algs_info[i].algs_list[j]);
1049
1050
err_engine:
1051
if (dd->engine)
1052
crypto_engine_exit(dd->engine);
1053
1054
omap_des_dma_cleanup(dd);
1055
err_irq:
1056
tasklet_kill(&dd->done_task);
1057
err_get:
1058
pm_runtime_disable(dev);
1059
err_res:
1060
dd = NULL;
1061
err_data:
1062
dev_err(dev, "initialization failed.\n");
1063
return err;
1064
}
1065
1066
static void omap_des_remove(struct platform_device *pdev)
1067
{
1068
struct omap_des_dev *dd = platform_get_drvdata(pdev);
1069
int i, j;
1070
1071
spin_lock_bh(&list_lock);
1072
list_del(&dd->list);
1073
spin_unlock_bh(&list_lock);
1074
1075
for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1076
for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1077
crypto_engine_unregister_skcipher(
1078
&dd->pdata->algs_info[i].algs_list[j]);
1079
1080
tasklet_kill(&dd->done_task);
1081
omap_des_dma_cleanup(dd);
1082
pm_runtime_disable(dd->dev);
1083
}
1084
1085
#ifdef CONFIG_PM_SLEEP
1086
static int omap_des_suspend(struct device *dev)
1087
{
1088
pm_runtime_put_sync(dev);
1089
return 0;
1090
}
1091
1092
static int omap_des_resume(struct device *dev)
1093
{
1094
int err;
1095
1096
err = pm_runtime_resume_and_get(dev);
1097
if (err < 0) {
1098
dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
1099
return err;
1100
}
1101
return 0;
1102
}
1103
#endif
1104
1105
static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
1106
1107
static struct platform_driver omap_des_driver = {
1108
.probe = omap_des_probe,
1109
.remove = omap_des_remove,
1110
.driver = {
1111
.name = "omap-des",
1112
.pm = &omap_des_pm_ops,
1113
.of_match_table = of_match_ptr(omap_des_of_match),
1114
},
1115
};
1116
1117
module_platform_driver(omap_des_driver);
1118
1119
MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
1120
MODULE_LICENSE("GPL v2");
1121
MODULE_AUTHOR("Joel Fernandes <[email protected]>");
1122
1123