Path: blob/master/drivers/dma/dw-axi-dmac/dw-axi-dmac.h
26282 views
/* SPDX-License-Identifier: GPL-2.0 */1// (C) 2017-2018 Synopsys, Inc. (www.synopsys.com)23/*4* Synopsys DesignWare AXI DMA Controller driver.5*6* Author: Eugeniy Paltsev <[email protected]>7*/89#ifndef _AXI_DMA_PLATFORM_H10#define _AXI_DMA_PLATFORM_H1112#include <linux/bitops.h>13#include <linux/clk.h>14#include <linux/device.h>15#include <linux/dmaengine.h>16#include <linux/types.h>1718#include "../virt-dma.h"1920#define DMAC_MAX_CHANNELS 3221#define DMAC_MAX_MASTERS 222#define DMAC_MAX_BLK_SIZE 0x2000002324struct dw_axi_dma_hcfg {25u32 nr_channels;26u32 nr_masters;27u32 m_data_width;28u32 block_size[DMAC_MAX_CHANNELS];29u32 priority[DMAC_MAX_CHANNELS];30/* maximum supported axi burst length */31u32 axi_rw_burst_len;32/* Register map for DMAX_NUM_CHANNELS <= 8 */33bool reg_map_8_channels;34bool restrict_axi_burst_len;35bool use_cfg2;36};3738struct axi_dma_chan {39struct axi_dma_chip *chip;40void __iomem *chan_regs;41u8 id;42u8 hw_handshake_num;43atomic_t descs_allocated;4445struct dma_pool *desc_pool;46struct virt_dma_chan vc;4748struct axi_dma_desc *desc;49struct dma_slave_config config;50enum dma_transfer_direction direction;51bool cyclic;52/* these other elements are all protected by vc.lock */53bool is_paused;54};5556struct dw_axi_dma {57struct dma_device dma;58struct dw_axi_dma_hcfg *hdata;59struct device_dma_parameters dma_parms;6061/* channels */62struct axi_dma_chan *chan;63};6465struct axi_dma_chip {66struct device *dev;67int irq[DMAC_MAX_CHANNELS];68void __iomem *regs;69void __iomem *apb_regs;70struct clk *core_clk;71struct clk *cfgr_clk;72struct dw_axi_dma *dw;73};7475/* LLI == Linked List Item */76struct __packed axi_dma_lli {77__le64 sar;78__le64 dar;79__le32 block_ts_lo;80__le32 block_ts_hi;81__le64 llp;82__le32 ctl_lo;83__le32 ctl_hi;84__le32 sstat;85__le32 dstat;86__le32 status_lo;87__le32 status_hi;88__le32 reserved_lo;89__le32 reserved_hi;90};9192struct axi_dma_hw_desc {93struct axi_dma_lli *lli;94dma_addr_t llp;95u32 len;96};9798struct axi_dma_desc {99struct axi_dma_hw_desc *hw_desc;100101struct virt_dma_desc vd;102struct axi_dma_chan *chan;103u32 completed_blocks;104u32 length;105u32 period_len;106u32 nr_hw_descs;107};108109struct axi_dma_chan_config {110u8 dst_multblk_type;111u8 src_multblk_type;112u8 dst_per;113u8 src_per;114u8 tt_fc;115u8 prior;116u8 hs_sel_dst;117u8 hs_sel_src;118};119120static inline struct device *dchan2dev(struct dma_chan *dchan)121{122return &dchan->dev->device;123}124125static inline struct device *chan2dev(struct axi_dma_chan *chan)126{127return &chan->vc.chan.dev->device;128}129130static inline struct axi_dma_desc *vd_to_axi_desc(struct virt_dma_desc *vd)131{132return container_of(vd, struct axi_dma_desc, vd);133}134135static inline struct axi_dma_chan *vc_to_axi_dma_chan(struct virt_dma_chan *vc)136{137return container_of(vc, struct axi_dma_chan, vc);138}139140static inline struct axi_dma_chan *dchan_to_axi_dma_chan(struct dma_chan *dchan)141{142return vc_to_axi_dma_chan(to_virt_chan(dchan));143}144145146#define COMMON_REG_LEN 0x100147#define CHAN_REG_LEN 0x100148149/* Common registers offset */150#define DMAC_ID 0x000 /* R DMAC ID */151#define DMAC_COMPVER 0x008 /* R DMAC Component Version */152#define DMAC_CFG 0x010 /* R/W DMAC Configuration */153#define DMAC_CHEN 0x018 /* R/W DMAC Channel Enable */154#define DMAC_CHEN_L 0x018 /* R/W DMAC Channel Enable 00-31 */155#define DMAC_CHEN_H 0x01C /* R/W DMAC Channel Enable 32-63 */156#define DMAC_CHSUSPREG 0x020 /* R/W DMAC Channel Suspend */157#define DMAC_CHABORTREG 0x028 /* R/W DMAC Channel Abort */158#define DMAC_INTSTATUS 0x030 /* R DMAC Interrupt Status */159#define DMAC_COMMON_INTCLEAR 0x038 /* W DMAC Interrupt Clear */160#define DMAC_COMMON_INTSTATUS_ENA 0x040 /* R DMAC Interrupt Status Enable */161#define DMAC_COMMON_INTSIGNAL_ENA 0x048 /* R/W DMAC Interrupt Signal Enable */162#define DMAC_COMMON_INTSTATUS 0x050 /* R DMAC Interrupt Status */163#define DMAC_RESET 0x058 /* R DMAC Reset Register1 */164165/* DMA channel registers offset */166#define CH_SAR 0x000 /* R/W Chan Source Address */167#define CH_DAR 0x008 /* R/W Chan Destination Address */168#define CH_BLOCK_TS 0x010 /* R/W Chan Block Transfer Size */169#define CH_CTL 0x018 /* R/W Chan Control */170#define CH_CTL_L 0x018 /* R/W Chan Control 00-31 */171#define CH_CTL_H 0x01C /* R/W Chan Control 32-63 */172#define CH_CFG 0x020 /* R/W Chan Configuration */173#define CH_CFG_L 0x020 /* R/W Chan Configuration 00-31 */174#define CH_CFG_H 0x024 /* R/W Chan Configuration 32-63 */175#define CH_LLP 0x028 /* R/W Chan Linked List Pointer */176#define CH_STATUS 0x030 /* R Chan Status */177#define CH_SWHSSRC 0x038 /* R/W Chan SW Handshake Source */178#define CH_SWHSDST 0x040 /* R/W Chan SW Handshake Destination */179#define CH_BLK_TFR_RESUMEREQ 0x048 /* W Chan Block Transfer Resume Req */180#define CH_AXI_ID 0x050 /* R/W Chan AXI ID */181#define CH_AXI_QOS 0x058 /* R/W Chan AXI QOS */182#define CH_SSTAT 0x060 /* R Chan Source Status */183#define CH_DSTAT 0x068 /* R Chan Destination Status */184#define CH_SSTATAR 0x070 /* R/W Chan Source Status Fetch Addr */185#define CH_DSTATAR 0x078 /* R/W Chan Destination Status Fetch Addr */186#define CH_INTSTATUS_ENA 0x080 /* R/W Chan Interrupt Status Enable */187#define CH_INTSTATUS 0x088 /* R/W Chan Interrupt Status */188#define CH_INTSIGNAL_ENA 0x090 /* R/W Chan Interrupt Signal Enable */189#define CH_INTCLEAR 0x098 /* W Chan Interrupt Clear */190191/* These Apb registers are used by Intel KeemBay SoC */192#define DMAC_APB_CFG 0x000 /* DMAC Apb Configuration Register */193#define DMAC_APB_STAT 0x004 /* DMAC Apb Status Register */194#define DMAC_APB_DEBUG_STAT_0 0x008 /* DMAC Apb Debug Status Register 0 */195#define DMAC_APB_DEBUG_STAT_1 0x00C /* DMAC Apb Debug Status Register 1 */196#define DMAC_APB_HW_HS_SEL_0 0x010 /* DMAC Apb HW HS register 0 */197#define DMAC_APB_HW_HS_SEL_1 0x014 /* DMAC Apb HW HS register 1 */198#define DMAC_APB_LPI 0x018 /* DMAC Apb Low Power Interface Reg */199#define DMAC_APB_BYTE_WR_CH_EN 0x01C /* DMAC Apb Byte Write Enable */200#define DMAC_APB_HALFWORD_WR_CH_EN 0x020 /* DMAC Halfword write enables */201202#define UNUSED_CHANNEL 0x3F /* Set unused DMA channel to 0x3F */203#define DMA_APB_HS_SEL_BIT_SIZE 0x08 /* HW handshake bits per channel */204#define DMA_APB_HS_SEL_MASK 0xFF /* HW handshake select masks */205#define MAX_BLOCK_SIZE 0x1000 /* 1024 blocks * 4 bytes data width */206#define DMA_REG_MAP_CH_REF 0x08 /* Channel count to choose register map */207208/* DMAC_CFG */209#define DMAC_EN_POS 0210#define DMAC_EN_MASK BIT(DMAC_EN_POS)211212#define INT_EN_POS 1213#define INT_EN_MASK BIT(INT_EN_POS)214215/* DMAC_CHEN */216#define DMAC_CHAN_EN_SHIFT 0217#define DMAC_CHAN_EN_WE_SHIFT 8218219#define DMAC_CHAN_SUSP_SHIFT 16220#define DMAC_CHAN_SUSP_WE_SHIFT 24221222/* DMAC_CHEN2 */223#define DMAC_CHAN_EN2_WE_SHIFT 16224225/* DMAC CHAN BLOCKS */226#define DMAC_CHAN_BLOCK_SHIFT 32227#define DMAC_CHAN_16 16228229/* DMAC_CHSUSP */230#define DMAC_CHAN_SUSP2_SHIFT 0231#define DMAC_CHAN_SUSP2_WE_SHIFT 16232233/* CH_CTL_H */234#define CH_CTL_H_ARLEN_EN BIT(6)235#define CH_CTL_H_ARLEN_POS 7236#define CH_CTL_H_AWLEN_EN BIT(15)237#define CH_CTL_H_AWLEN_POS 16238239enum {240DWAXIDMAC_ARWLEN_1 = 0,241DWAXIDMAC_ARWLEN_2 = 1,242DWAXIDMAC_ARWLEN_4 = 3,243DWAXIDMAC_ARWLEN_8 = 7,244DWAXIDMAC_ARWLEN_16 = 15,245DWAXIDMAC_ARWLEN_32 = 31,246DWAXIDMAC_ARWLEN_64 = 63,247DWAXIDMAC_ARWLEN_128 = 127,248DWAXIDMAC_ARWLEN_256 = 255,249DWAXIDMAC_ARWLEN_MIN = DWAXIDMAC_ARWLEN_1,250DWAXIDMAC_ARWLEN_MAX = DWAXIDMAC_ARWLEN_256251};252253#define CH_CTL_H_LLI_LAST BIT(30)254#define CH_CTL_H_LLI_VALID BIT(31)255256/* CH_CTL_L */257#define CH_CTL_L_LAST_WRITE_EN BIT(30)258259#define CH_CTL_L_DST_MSIZE_POS 18260#define CH_CTL_L_SRC_MSIZE_POS 14261262enum {263DWAXIDMAC_BURST_TRANS_LEN_1 = 0,264DWAXIDMAC_BURST_TRANS_LEN_4,265DWAXIDMAC_BURST_TRANS_LEN_8,266DWAXIDMAC_BURST_TRANS_LEN_16,267DWAXIDMAC_BURST_TRANS_LEN_32,268DWAXIDMAC_BURST_TRANS_LEN_64,269DWAXIDMAC_BURST_TRANS_LEN_128,270DWAXIDMAC_BURST_TRANS_LEN_256,271DWAXIDMAC_BURST_TRANS_LEN_512,272DWAXIDMAC_BURST_TRANS_LEN_1024273};274275#define CH_CTL_L_DST_WIDTH_POS 11276#define CH_CTL_L_SRC_WIDTH_POS 8277278#define CH_CTL_L_DST_INC_POS 6279#define CH_CTL_L_SRC_INC_POS 4280enum {281DWAXIDMAC_CH_CTL_L_INC = 0,282DWAXIDMAC_CH_CTL_L_NOINC283};284285#define CH_CTL_L_DST_MAST BIT(2)286#define CH_CTL_L_SRC_MAST BIT(0)287288/* CH_CFG_H */289#define CH_CFG_H_PRIORITY_POS 17290#define CH_CFG_H_DST_PER_POS 12291#define CH_CFG_H_SRC_PER_POS 7292#define CH_CFG_H_HS_SEL_DST_POS 4293#define CH_CFG_H_HS_SEL_SRC_POS 3294enum {295DWAXIDMAC_HS_SEL_HW = 0,296DWAXIDMAC_HS_SEL_SW297};298299#define CH_CFG_H_TT_FC_POS 0300enum {301DWAXIDMAC_TT_FC_MEM_TO_MEM_DMAC = 0,302DWAXIDMAC_TT_FC_MEM_TO_PER_DMAC,303DWAXIDMAC_TT_FC_PER_TO_MEM_DMAC,304DWAXIDMAC_TT_FC_PER_TO_PER_DMAC,305DWAXIDMAC_TT_FC_PER_TO_MEM_SRC,306DWAXIDMAC_TT_FC_PER_TO_PER_SRC,307DWAXIDMAC_TT_FC_MEM_TO_PER_DST,308DWAXIDMAC_TT_FC_PER_TO_PER_DST309};310311/* CH_CFG_L */312#define CH_CFG_L_DST_MULTBLK_TYPE_POS 2313#define CH_CFG_L_SRC_MULTBLK_TYPE_POS 0314enum {315DWAXIDMAC_MBLK_TYPE_CONTIGUOUS = 0,316DWAXIDMAC_MBLK_TYPE_RELOAD,317DWAXIDMAC_MBLK_TYPE_SHADOW_REG,318DWAXIDMAC_MBLK_TYPE_LL319};320321/* CH_CFG2 */322#define CH_CFG2_L_SRC_PER_POS 4323#define CH_CFG2_L_DST_PER_POS 11324325#define CH_CFG2_H_TT_FC_POS 0326#define CH_CFG2_H_HS_SEL_SRC_POS 3327#define CH_CFG2_H_HS_SEL_DST_POS 4328#define CH_CFG2_H_PRIORITY_POS 20329330/**331* DW AXI DMA channel interrupts332*333* @DWAXIDMAC_IRQ_NONE: Bitmask of no one interrupt334* @DWAXIDMAC_IRQ_BLOCK_TRF: Block transfer complete335* @DWAXIDMAC_IRQ_DMA_TRF: Dma transfer complete336* @DWAXIDMAC_IRQ_SRC_TRAN: Source transaction complete337* @DWAXIDMAC_IRQ_DST_TRAN: Destination transaction complete338* @DWAXIDMAC_IRQ_SRC_DEC_ERR: Source decode error339* @DWAXIDMAC_IRQ_DST_DEC_ERR: Destination decode error340* @DWAXIDMAC_IRQ_SRC_SLV_ERR: Source slave error341* @DWAXIDMAC_IRQ_DST_SLV_ERR: Destination slave error342* @DWAXIDMAC_IRQ_LLI_RD_DEC_ERR: LLI read decode error343* @DWAXIDMAC_IRQ_LLI_WR_DEC_ERR: LLI write decode error344* @DWAXIDMAC_IRQ_LLI_RD_SLV_ERR: LLI read slave error345* @DWAXIDMAC_IRQ_LLI_WR_SLV_ERR: LLI write slave error346* @DWAXIDMAC_IRQ_INVALID_ERR: LLI invalid error or Shadow register error347* @DWAXIDMAC_IRQ_MULTIBLKTYPE_ERR: Slave Interface Multiblock type error348* @DWAXIDMAC_IRQ_DEC_ERR: Slave Interface decode error349* @DWAXIDMAC_IRQ_WR2RO_ERR: Slave Interface write to read only error350* @DWAXIDMAC_IRQ_RD2RWO_ERR: Slave Interface read to write only error351* @DWAXIDMAC_IRQ_WRONCHEN_ERR: Slave Interface write to channel error352* @DWAXIDMAC_IRQ_SHADOWREG_ERR: Slave Interface shadow reg error353* @DWAXIDMAC_IRQ_WRONHOLD_ERR: Slave Interface hold error354* @DWAXIDMAC_IRQ_LOCK_CLEARED: Lock Cleared Status355* @DWAXIDMAC_IRQ_SRC_SUSPENDED: Source Suspended Status356* @DWAXIDMAC_IRQ_SUSPENDED: Channel Suspended Status357* @DWAXIDMAC_IRQ_DISABLED: Channel Disabled Status358* @DWAXIDMAC_IRQ_ABORTED: Channel Aborted Status359* @DWAXIDMAC_IRQ_ALL_ERR: Bitmask of all error interrupts360* @DWAXIDMAC_IRQ_ALL: Bitmask of all interrupts361*/362enum {363DWAXIDMAC_IRQ_NONE = 0,364DWAXIDMAC_IRQ_BLOCK_TRF = BIT(0),365DWAXIDMAC_IRQ_DMA_TRF = BIT(1),366DWAXIDMAC_IRQ_SRC_TRAN = BIT(3),367DWAXIDMAC_IRQ_DST_TRAN = BIT(4),368DWAXIDMAC_IRQ_SRC_DEC_ERR = BIT(5),369DWAXIDMAC_IRQ_DST_DEC_ERR = BIT(6),370DWAXIDMAC_IRQ_SRC_SLV_ERR = BIT(7),371DWAXIDMAC_IRQ_DST_SLV_ERR = BIT(8),372DWAXIDMAC_IRQ_LLI_RD_DEC_ERR = BIT(9),373DWAXIDMAC_IRQ_LLI_WR_DEC_ERR = BIT(10),374DWAXIDMAC_IRQ_LLI_RD_SLV_ERR = BIT(11),375DWAXIDMAC_IRQ_LLI_WR_SLV_ERR = BIT(12),376DWAXIDMAC_IRQ_INVALID_ERR = BIT(13),377DWAXIDMAC_IRQ_MULTIBLKTYPE_ERR = BIT(14),378DWAXIDMAC_IRQ_DEC_ERR = BIT(16),379DWAXIDMAC_IRQ_WR2RO_ERR = BIT(17),380DWAXIDMAC_IRQ_RD2RWO_ERR = BIT(18),381DWAXIDMAC_IRQ_WRONCHEN_ERR = BIT(19),382DWAXIDMAC_IRQ_SHADOWREG_ERR = BIT(20),383DWAXIDMAC_IRQ_WRONHOLD_ERR = BIT(21),384DWAXIDMAC_IRQ_LOCK_CLEARED = BIT(27),385DWAXIDMAC_IRQ_SRC_SUSPENDED = BIT(28),386DWAXIDMAC_IRQ_SUSPENDED = BIT(29),387DWAXIDMAC_IRQ_DISABLED = BIT(30),388DWAXIDMAC_IRQ_ABORTED = BIT(31),389DWAXIDMAC_IRQ_ALL_ERR = (GENMASK(21, 16) | GENMASK(14, 5)),390DWAXIDMAC_IRQ_ALL = GENMASK(31, 0)391};392393enum {394DWAXIDMAC_TRANS_WIDTH_8 = 0,395DWAXIDMAC_TRANS_WIDTH_16,396DWAXIDMAC_TRANS_WIDTH_32,397DWAXIDMAC_TRANS_WIDTH_64,398DWAXIDMAC_TRANS_WIDTH_128,399DWAXIDMAC_TRANS_WIDTH_256,400DWAXIDMAC_TRANS_WIDTH_512,401DWAXIDMAC_TRANS_WIDTH_MAX = DWAXIDMAC_TRANS_WIDTH_512402};403404#endif /* _AXI_DMA_PLATFORM_H */405406407