Path: blob/master/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_aldebaran.c
26517 views
/*1* Copyright 2020 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice shall be included in11* all copies or substantial portions of the Software.12*13* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR14* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,15* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL16* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR17* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,18* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR19* OTHER DEALINGS IN THE SOFTWARE.20*/21#include "amdgpu.h"22#include "amdgpu_amdkfd.h"23#include "amdgpu_amdkfd_arcturus.h"24#include "amdgpu_amdkfd_gfx_v9.h"25#include "amdgpu_amdkfd_aldebaran.h"26#include "gc/gc_9_4_2_offset.h"27#include "gc/gc_9_4_2_sh_mask.h"28#include <uapi/linux/kfd_ioctl.h>2930/*31* Returns TRAP_EN, EXCP_EN and EXCP_REPLACE.32*33* restore_dbg_registers is ignored here but is a general interface requirement34* for devices that support GFXOFF and where the RLC save/restore list35* does not support hw registers for debugging i.e. the driver has to manually36* initialize the debug mode registers after it has disabled GFX off during the37* debug session.38*/39uint32_t kgd_aldebaran_enable_debug_trap(struct amdgpu_device *adev,40bool restore_dbg_registers,41uint32_t vmid)42{43uint32_t data = 0;4445data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, TRAP_EN, 1);46data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, EXCP_EN, 0);47data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, EXCP_REPLACE, 0);4849return data;50}5152/* returns TRAP_EN, EXCP_EN and EXCP_REPLACE. */53static uint32_t kgd_aldebaran_disable_debug_trap(struct amdgpu_device *adev,54bool keep_trap_enabled,55uint32_t vmid)56{57uint32_t data = 0;5859data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, TRAP_EN, keep_trap_enabled);60data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, EXCP_EN, 0);61data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, EXCP_REPLACE, 0);6263return data;64}6566static int kgd_aldebaran_validate_trap_override_request(struct amdgpu_device *adev,67uint32_t trap_override,68uint32_t *trap_mask_supported)69{70*trap_mask_supported &= KFD_DBG_TRAP_MASK_FP_INVALID |71KFD_DBG_TRAP_MASK_FP_INPUT_DENORMAL |72KFD_DBG_TRAP_MASK_FP_DIVIDE_BY_ZERO |73KFD_DBG_TRAP_MASK_FP_OVERFLOW |74KFD_DBG_TRAP_MASK_FP_UNDERFLOW |75KFD_DBG_TRAP_MASK_FP_INEXACT |76KFD_DBG_TRAP_MASK_INT_DIVIDE_BY_ZERO |77KFD_DBG_TRAP_MASK_DBG_ADDRESS_WATCH |78KFD_DBG_TRAP_MASK_DBG_MEMORY_VIOLATION;7980if (trap_override != KFD_DBG_TRAP_OVERRIDE_OR &&81trap_override != KFD_DBG_TRAP_OVERRIDE_REPLACE)82return -EPERM;8384return 0;85}8687/* returns TRAP_EN, EXCP_EN and EXCP_RPLACE. */88static uint32_t kgd_aldebaran_set_wave_launch_trap_override(struct amdgpu_device *adev,89uint32_t vmid,90uint32_t trap_override,91uint32_t trap_mask_bits,92uint32_t trap_mask_request,93uint32_t *trap_mask_prev,94uint32_t kfd_dbg_trap_cntl_prev)9596{97uint32_t data = 0;9899*trap_mask_prev = REG_GET_FIELD(kfd_dbg_trap_cntl_prev, SPI_GDBG_PER_VMID_CNTL, EXCP_EN);100trap_mask_bits = (trap_mask_bits & trap_mask_request) |101(*trap_mask_prev & ~trap_mask_request);102103data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, TRAP_EN, 1);104data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, EXCP_EN, trap_mask_bits);105data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, EXCP_REPLACE, trap_override);106107return data;108}109110uint32_t kgd_aldebaran_set_wave_launch_mode(struct amdgpu_device *adev,111uint8_t wave_launch_mode,112uint32_t vmid)113{114uint32_t data = 0;115116data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, LAUNCH_MODE, wave_launch_mode);117118return data;119}120121#define TCP_WATCH_STRIDE (regTCP_WATCH1_ADDR_H - regTCP_WATCH0_ADDR_H)122static uint32_t kgd_gfx_aldebaran_set_address_watch(123struct amdgpu_device *adev,124uint64_t watch_address,125uint32_t watch_address_mask,126uint32_t watch_id,127uint32_t watch_mode,128uint32_t debug_vmid,129uint32_t inst)130{131uint32_t watch_address_high;132uint32_t watch_address_low;133uint32_t watch_address_cntl;134135watch_address_cntl = 0;136watch_address_low = lower_32_bits(watch_address);137watch_address_high = upper_32_bits(watch_address) & 0xffff;138139watch_address_cntl = REG_SET_FIELD(watch_address_cntl,140TCP_WATCH0_CNTL,141MODE,142watch_mode);143144watch_address_cntl = REG_SET_FIELD(watch_address_cntl,145TCP_WATCH0_CNTL,146MASK,147watch_address_mask >> 6);148149watch_address_cntl = REG_SET_FIELD(watch_address_cntl,150TCP_WATCH0_CNTL,151VALID,1521);153154WREG32_RLC((SOC15_REG_OFFSET(GC, 0, regTCP_WATCH0_ADDR_H) +155(watch_id * TCP_WATCH_STRIDE)),156watch_address_high);157158WREG32_RLC((SOC15_REG_OFFSET(GC, 0, regTCP_WATCH0_ADDR_L) +159(watch_id * TCP_WATCH_STRIDE)),160watch_address_low);161162return watch_address_cntl;163}164165const struct kfd2kgd_calls aldebaran_kfd2kgd = {166.program_sh_mem_settings = kgd_gfx_v9_program_sh_mem_settings,167.set_pasid_vmid_mapping = kgd_gfx_v9_set_pasid_vmid_mapping,168.init_interrupts = kgd_gfx_v9_init_interrupts,169.hqd_load = kgd_gfx_v9_hqd_load,170.hiq_mqd_load = kgd_gfx_v9_hiq_mqd_load,171.hqd_sdma_load = kgd_arcturus_hqd_sdma_load,172.hqd_dump = kgd_gfx_v9_hqd_dump,173.hqd_sdma_dump = kgd_arcturus_hqd_sdma_dump,174.hqd_is_occupied = kgd_gfx_v9_hqd_is_occupied,175.hqd_sdma_is_occupied = kgd_arcturus_hqd_sdma_is_occupied,176.hqd_destroy = kgd_gfx_v9_hqd_destroy,177.hqd_sdma_destroy = kgd_arcturus_hqd_sdma_destroy,178.wave_control_execute = kgd_gfx_v9_wave_control_execute,179.get_atc_vmid_pasid_mapping_info =180kgd_gfx_v9_get_atc_vmid_pasid_mapping_info,181.set_vm_context_page_table_base = kgd_gfx_v9_set_vm_context_page_table_base,182.get_cu_occupancy = kgd_gfx_v9_get_cu_occupancy,183.enable_debug_trap = kgd_aldebaran_enable_debug_trap,184.disable_debug_trap = kgd_aldebaran_disable_debug_trap,185.validate_trap_override_request = kgd_aldebaran_validate_trap_override_request,186.set_wave_launch_trap_override = kgd_aldebaran_set_wave_launch_trap_override,187.set_wave_launch_mode = kgd_aldebaran_set_wave_launch_mode,188.set_address_watch = kgd_gfx_aldebaran_set_address_watch,189.clear_address_watch = kgd_gfx_v9_clear_address_watch,190.get_iq_wait_times = kgd_gfx_v9_get_iq_wait_times,191.build_dequeue_wait_counts_packet_info = kgd_gfx_v9_build_dequeue_wait_counts_packet_info,192.program_trap_handler_settings = kgd_gfx_v9_program_trap_handler_settings,193.hqd_get_pq_addr = kgd_gfx_v9_hqd_get_pq_addr,194.hqd_reset = kgd_gfx_v9_hqd_reset,195.hqd_sdma_get_doorbell = kgd_gfx_v9_hqd_sdma_get_doorbell196};197198199