Path: blob/master/drivers/gpu/drm/amd/pm/legacy-dpm/kv_smc.c
26535 views
/*1* Copyright 2013 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice shall be included in11* all copies or substantial portions of the Software.12*13* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR14* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,15* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL16* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR17* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,18* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR19* OTHER DEALINGS IN THE SOFTWARE.20*21* Authors: Alex Deucher22*/2324#include "amdgpu.h"25#include "cikd.h"26#include "kv_dpm.h"2728#include "smu/smu_7_0_0_d.h"29#include "smu/smu_7_0_0_sh_mask.h"3031int amdgpu_kv_notify_message_to_smu(struct amdgpu_device *adev, u32 id)32{33u32 i;34u32 tmp = 0;3536WREG32(mmSMC_MESSAGE_0, id & SMC_MESSAGE_0__SMC_MSG_MASK);3738for (i = 0; i < adev->usec_timeout; i++) {39if ((RREG32(mmSMC_RESP_0) & SMC_RESP_0__SMC_RESP_MASK) != 0)40break;41udelay(1);42}43tmp = RREG32(mmSMC_RESP_0) & SMC_RESP_0__SMC_RESP_MASK;4445if (tmp != 1) {46if (tmp == 0xFF)47return -EINVAL;48else if (tmp == 0xFE)49return -EINVAL;50}5152return 0;53}5455int amdgpu_kv_dpm_get_enable_mask(struct amdgpu_device *adev, u32 *enable_mask)56{57int ret;5859ret = amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_SCLKDPM_GetEnabledMask);6061if (ret == 0)62*enable_mask = RREG32_SMC(ixSMC_SYSCON_MSG_ARG_0);6364return ret;65}6667int amdgpu_kv_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,68PPSMC_Msg msg, u32 parameter)69{7071WREG32(mmSMC_MSG_ARG_0, parameter);7273return amdgpu_kv_notify_message_to_smu(adev, msg);74}7576static int kv_set_smc_sram_address(struct amdgpu_device *adev,77u32 smc_address, u32 limit)78{79if (smc_address & 3)80return -EINVAL;81if ((smc_address + 3) > limit)82return -EINVAL;8384WREG32(mmSMC_IND_INDEX_0, smc_address);85WREG32_P(mmSMC_IND_ACCESS_CNTL, 0,86~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK);8788return 0;89}9091int amdgpu_kv_read_smc_sram_dword(struct amdgpu_device *adev, u32 smc_address,92u32 *value, u32 limit)93{94int ret;9596ret = kv_set_smc_sram_address(adev, smc_address, limit);97if (ret)98return ret;99100*value = RREG32(mmSMC_IND_DATA_0);101return 0;102}103104int amdgpu_kv_smc_dpm_enable(struct amdgpu_device *adev, bool enable)105{106if (enable)107return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_DPM_Enable);108else109return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_DPM_Disable);110}111112int amdgpu_kv_smc_bapm_enable(struct amdgpu_device *adev, bool enable)113{114if (enable)115return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_EnableBAPM);116else117return amdgpu_kv_notify_message_to_smu(adev, PPSMC_MSG_DisableBAPM);118}119120int amdgpu_kv_copy_bytes_to_smc(struct amdgpu_device *adev,121u32 smc_start_address,122const u8 *src, u32 byte_count, u32 limit)123{124int ret;125u32 data, original_data, addr, extra_shift, t_byte, count, mask;126127if ((smc_start_address + byte_count) > limit)128return -EINVAL;129130addr = smc_start_address;131t_byte = addr & 3;132133/* RMW for the initial bytes */134if (t_byte != 0) {135addr -= t_byte;136137ret = kv_set_smc_sram_address(adev, addr, limit);138if (ret)139return ret;140141original_data = RREG32(mmSMC_IND_DATA_0);142143data = 0;144mask = 0;145count = 4;146while (count > 0) {147if (t_byte > 0) {148mask = (mask << 8) | 0xff;149t_byte--;150} else if (byte_count > 0) {151data = (data << 8) + *src++;152byte_count--;153mask <<= 8;154} else {155data <<= 8;156mask = (mask << 8) | 0xff;157}158count--;159}160161data |= original_data & mask;162163ret = kv_set_smc_sram_address(adev, addr, limit);164if (ret)165return ret;166167WREG32(mmSMC_IND_DATA_0, data);168169addr += 4;170}171172while (byte_count >= 4) {173/* SMC address space is BE */174data = (src[0] << 24) + (src[1] << 16) + (src[2] << 8) + src[3];175176ret = kv_set_smc_sram_address(adev, addr, limit);177if (ret)178return ret;179180WREG32(mmSMC_IND_DATA_0, data);181182src += 4;183byte_count -= 4;184addr += 4;185}186187/* RMW for the final bytes */188if (byte_count > 0) {189data = 0;190191ret = kv_set_smc_sram_address(adev, addr, limit);192if (ret)193return ret;194195original_data = RREG32(mmSMC_IND_DATA_0);196197extra_shift = 8 * (4 - byte_count);198199while (byte_count > 0) {200/* SMC address space is BE */201data = (data << 8) + *src++;202byte_count--;203}204205data <<= extra_shift;206207data |= (original_data & ~((~0UL) << extra_shift));208209ret = kv_set_smc_sram_address(adev, addr, limit);210if (ret)211return ret;212213WREG32(mmSMC_IND_DATA_0, data);214}215return 0;216}217218219220