Path: blob/master/drivers/gpu/drm/amd/pm/legacy-dpm/si_smc.c
26535 views
/*1* Copyright 2011 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice shall be included in11* all copies or substantial portions of the Software.12*13* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR14* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,15* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL16* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR17* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,18* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR19* OTHER DEALINGS IN THE SOFTWARE.20*21* Authors: Alex Deucher22*/2324#include <linux/firmware.h>2526#include "amdgpu.h"27#include "sid.h"28#include "ppsmc.h"29#include "amdgpu_ucode.h"30#include "sislands_smc.h"3132#include "smu/smu_6_0_d.h"33#include "smu/smu_6_0_sh_mask.h"3435#include "gca/gfx_6_0_d.h"36#include "gca/gfx_6_0_sh_mask.h"3738static int si_set_smc_sram_address(struct amdgpu_device *adev,39u32 smc_address, u32 limit)40{41if (smc_address & 3)42return -EINVAL;43if ((smc_address + 3) > limit)44return -EINVAL;4546WREG32(mmSMC_IND_INDEX_0, smc_address);47WREG32_P(mmSMC_IND_ACCESS_CNTL, 0, ~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK);4849return 0;50}5152int amdgpu_si_copy_bytes_to_smc(struct amdgpu_device *adev,53u32 smc_start_address,54const u8 *src, u32 byte_count, u32 limit)55{56unsigned long flags;57int ret = 0;58u32 data, original_data, addr, extra_shift;5960if (smc_start_address & 3)61return -EINVAL;62if ((smc_start_address + byte_count) > limit)63return -EINVAL;6465addr = smc_start_address;6667spin_lock_irqsave(&adev->smc_idx_lock, flags);68while (byte_count >= 4) {69/* SMC address space is BE */70data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];7172ret = si_set_smc_sram_address(adev, addr, limit);73if (ret)74goto done;7576WREG32(mmSMC_IND_DATA_0, data);7778src += 4;79byte_count -= 4;80addr += 4;81}8283/* RMW for the final bytes */84if (byte_count > 0) {85data = 0;8687ret = si_set_smc_sram_address(adev, addr, limit);88if (ret)89goto done;9091original_data = RREG32(mmSMC_IND_DATA_0);92extra_shift = 8 * (4 - byte_count);9394while (byte_count > 0) {95/* SMC address space is BE */96data = (data << 8) + *src++;97byte_count--;98}99100data <<= extra_shift;101data |= (original_data & ~((~0UL) << extra_shift));102103ret = si_set_smc_sram_address(adev, addr, limit);104if (ret)105goto done;106107WREG32(mmSMC_IND_DATA_0, data);108}109110done:111spin_unlock_irqrestore(&adev->smc_idx_lock, flags);112113return ret;114}115116void amdgpu_si_start_smc(struct amdgpu_device *adev)117{118u32 tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL);119120tmp &= ~RST_REG;121122WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);123}124125void amdgpu_si_reset_smc(struct amdgpu_device *adev)126{127u32 tmp;128129RREG32(mmCB_CGTT_SCLK_CTRL);130RREG32(mmCB_CGTT_SCLK_CTRL);131RREG32(mmCB_CGTT_SCLK_CTRL);132RREG32(mmCB_CGTT_SCLK_CTRL);133134tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL) |135RST_REG;136WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);137}138139int amdgpu_si_program_jump_on_start(struct amdgpu_device *adev)140{141static const u8 data[] = { 0x0E, 0x00, 0x40, 0x40 };142143return amdgpu_si_copy_bytes_to_smc(adev, 0x0, data, 4, sizeof(data)+1);144}145146void amdgpu_si_smc_clock(struct amdgpu_device *adev, bool enable)147{148u32 tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);149150if (enable)151tmp &= ~CK_DISABLE;152else153tmp |= CK_DISABLE;154155WREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0, tmp);156}157158bool amdgpu_si_is_smc_running(struct amdgpu_device *adev)159{160u32 rst = RREG32_SMC(SMC_SYSCON_RESET_CNTL);161u32 clk = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);162163if (!(rst & RST_REG) && !(clk & CK_DISABLE))164return true;165166return false;167}168169PPSMC_Result amdgpu_si_send_msg_to_smc(struct amdgpu_device *adev,170PPSMC_Msg msg)171{172u32 tmp;173int i;174175if (!amdgpu_si_is_smc_running(adev))176return PPSMC_Result_Failed;177178WREG32(mmSMC_MESSAGE_0, msg);179180for (i = 0; i < adev->usec_timeout; i++) {181tmp = RREG32(mmSMC_RESP_0);182if (tmp != 0)183break;184udelay(1);185}186187return (PPSMC_Result)RREG32(mmSMC_RESP_0);188}189190PPSMC_Result amdgpu_si_wait_for_smc_inactive(struct amdgpu_device *adev)191{192u32 tmp;193int i;194195if (!amdgpu_si_is_smc_running(adev))196return PPSMC_Result_OK;197198for (i = 0; i < adev->usec_timeout; i++) {199tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);200if ((tmp & CKEN) == 0)201break;202udelay(1);203}204205return PPSMC_Result_OK;206}207208int amdgpu_si_load_smc_ucode(struct amdgpu_device *adev, u32 limit)209{210const struct smc_firmware_header_v1_0 *hdr;211unsigned long flags;212u32 ucode_start_address;213u32 ucode_size;214const u8 *src;215u32 data;216217if (!adev->pm.fw)218return -EINVAL;219220hdr = (const struct smc_firmware_header_v1_0 *)adev->pm.fw->data;221222amdgpu_ucode_print_smc_hdr(&hdr->header);223224adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);225ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);226ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);227src = (const u8 *)228(adev->pm.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));229if (ucode_size & 3)230return -EINVAL;231232spin_lock_irqsave(&adev->smc_idx_lock, flags);233WREG32(mmSMC_IND_INDEX_0, ucode_start_address);234WREG32_P(mmSMC_IND_ACCESS_CNTL, SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK, ~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK);235while (ucode_size >= 4) {236/* SMC address space is BE */237data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];238239WREG32(mmSMC_IND_DATA_0, data);240241src += 4;242ucode_size -= 4;243}244WREG32_P(mmSMC_IND_ACCESS_CNTL, 0, ~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK);245spin_unlock_irqrestore(&adev->smc_idx_lock, flags);246247return 0;248}249250int amdgpu_si_read_smc_sram_dword(struct amdgpu_device *adev, u32 smc_address,251u32 *value, u32 limit)252{253unsigned long flags;254int ret;255256spin_lock_irqsave(&adev->smc_idx_lock, flags);257ret = si_set_smc_sram_address(adev, smc_address, limit);258if (ret == 0)259*value = RREG32(mmSMC_IND_DATA_0);260spin_unlock_irqrestore(&adev->smc_idx_lock, flags);261262return ret;263}264265int amdgpu_si_write_smc_sram_dword(struct amdgpu_device *adev, u32 smc_address,266u32 value, u32 limit)267{268unsigned long flags;269int ret;270271spin_lock_irqsave(&adev->smc_idx_lock, flags);272ret = si_set_smc_sram_address(adev, smc_address, limit);273if (ret == 0)274WREG32(mmSMC_IND_DATA_0, value);275spin_unlock_irqrestore(&adev->smc_idx_lock, flags);276277return ret;278}279280281