Path: blob/master/drivers/gpu/drm/amd/pm/powerplay/inc/smu72.h
26552 views
/*1* Copyright 2017 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice shall be included in11* all copies or substantial portions of the Software.12*13* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR14* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,15* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL16* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR17* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,18* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR19* OTHER DEALINGS IN THE SOFTWARE.20*21*/2223#ifndef SMU72_H24#define SMU72_H2526#if !defined(SMC_MICROCODE)27#pragma pack(push, 1)28#endif2930#define SMU__NUM_SCLK_DPM_STATE 831#define SMU__NUM_MCLK_DPM_LEVELS 432#define SMU__NUM_LCLK_DPM_LEVELS 833#define SMU__NUM_PCIE_DPM_LEVELS 83435enum SID_OPTION {36SID_OPTION_HI,37SID_OPTION_LO,38SID_OPTION_COUNT39};4041enum Poly3rdOrderCoeff {42LEAKAGE_TEMPERATURE_SCALAR,43LEAKAGE_VOLTAGE_SCALAR,44DYNAMIC_VOLTAGE_SCALAR,45POLY_3RD_ORDER_COUNT46};4748struct SMU7_Poly3rdOrder_Data {49int32_t a;50int32_t b;51int32_t c;52int32_t d;53uint8_t a_shift;54uint8_t b_shift;55uint8_t c_shift;56uint8_t x_shift;57};5859typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;6061struct Power_Calculator_Data {62uint16_t NoLoadVoltage;63uint16_t LoadVoltage;64uint16_t Resistance;65uint16_t Temperature;66uint16_t BaseLeakage;67uint16_t LkgTempScalar;68uint16_t LkgVoltScalar;69uint16_t LkgAreaScalar;70uint16_t LkgPower;71uint16_t DynVoltScalar;72uint32_t Cac;73uint32_t DynPower;74uint32_t TotalCurrent;75uint32_t TotalPower;76};7778typedef struct Power_Calculator_Data PowerCalculatorData_t;7980struct Gc_Cac_Weight_Data {81uint8_t index;82uint32_t value;83};8485typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;868788typedef struct {89uint32_t high;90uint32_t low;91} data_64_t;9293typedef struct {94data_64_t high;95data_64_t low;96} data_128_t;9798#define SMU7_CONTEXT_ID_SMC 199#define SMU7_CONTEXT_ID_VBIOS 2100101#define SMU72_MAX_LEVELS_VDDC 16102#define SMU72_MAX_LEVELS_VDDGFX 16103#define SMU72_MAX_LEVELS_VDDCI 8104#define SMU72_MAX_LEVELS_MVDD 4105106#define SMU_MAX_SMIO_LEVELS 4107108#define SMU72_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE /* SCLK + SQ DPM + ULV */109#define SMU72_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS /* MCLK Levels DPM */110#define SMU72_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS /* LCLK Levels */111#define SMU72_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS /* PCIe speed and number of lanes. */112#define SMU72_MAX_LEVELS_UVD 8 /* VCLK/DCLK levels for UVD. */113#define SMU72_MAX_LEVELS_VCE 8 /* ECLK levels for VCE. */114#define SMU72_MAX_LEVELS_ACP 8 /* ACLK levels for ACP. */115#define SMU72_MAX_LEVELS_SAMU 8 /* SAMCLK levels for SAMU. */116#define SMU72_MAX_ENTRIES_SMIO 32 /* Number of entries in SMIO table. */117118#define DPM_NO_LIMIT 0119#define DPM_NO_UP 1120#define DPM_GO_DOWN 2121#define DPM_GO_UP 3122123#define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0124#define SMU7_FIRST_DPM_MEMORY_LEVEL 0125126#define GPIO_CLAMP_MODE_VRHOT 1127#define GPIO_CLAMP_MODE_THERM 2128#define GPIO_CLAMP_MODE_DC 4129130#define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0131#define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)132#define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3133#define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)134#define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6135#define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)136#define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9137#define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)138#define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12139#define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)140#define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15141#define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)142#define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18143#define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)144#define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21145#define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)146#define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24147#define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)148#define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27149#define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)150151/* Virtualization Defines */152#define CG_XDMA_MASK 0x1153#define CG_XDMA_SHIFT 0154#define CG_UVD_MASK 0x2155#define CG_UVD_SHIFT 1156#define CG_VCE_MASK 0x4157#define CG_VCE_SHIFT 2158#define CG_SAMU_MASK 0x8159#define CG_SAMU_SHIFT 3160#define CG_GFX_MASK 0x10161#define CG_GFX_SHIFT 4162#define CG_SDMA_MASK 0x20163#define CG_SDMA_SHIFT 5164#define CG_HDP_MASK 0x40165#define CG_HDP_SHIFT 6166#define CG_MC_MASK 0x80167#define CG_MC_SHIFT 7168#define CG_DRM_MASK 0x100169#define CG_DRM_SHIFT 8170#define CG_ROM_MASK 0x200171#define CG_ROM_SHIFT 9172#define CG_BIF_MASK 0x400173#define CG_BIF_SHIFT 10174175#define SMU72_DTE_ITERATIONS 5176#define SMU72_DTE_SOURCES 3177#define SMU72_DTE_SINKS 1178#define SMU72_NUM_CPU_TES 0179#define SMU72_NUM_GPU_TES 1180#define SMU72_NUM_NON_TES 2181#define SMU72_DTE_FAN_SCALAR_MIN 0x100182#define SMU72_DTE_FAN_SCALAR_MAX 0x166183#define SMU72_DTE_FAN_TEMP_MAX 93184#define SMU72_DTE_FAN_TEMP_MIN 83185186#if defined SMU__FUSION_ONLY187#define SMU7_DTE_ITERATIONS 5188#define SMU7_DTE_SOURCES 5189#define SMU7_DTE_SINKS 3190#define SMU7_NUM_CPU_TES 2191#define SMU7_NUM_GPU_TES 1192#define SMU7_NUM_NON_TES 2193#endif194195struct SMU7_HystController_Data {196uint8_t waterfall_up;197uint8_t waterfall_down;198uint8_t waterfall_limit;199uint8_t spare;200uint16_t release_cnt;201uint16_t release_limit;202};203204typedef struct SMU7_HystController_Data SMU7_HystController_Data;205206struct SMU72_PIDController {207uint32_t Ki;208int32_t LFWindupUpperLim;209int32_t LFWindupLowerLim;210uint32_t StatePrecision;211uint32_t LfPrecision;212uint32_t LfOffset;213uint32_t MaxState;214uint32_t MaxLfFraction;215uint32_t StateShift;216};217218typedef struct SMU72_PIDController SMU72_PIDController;219220struct SMU7_LocalDpmScoreboard {221uint32_t PercentageBusy;222223int32_t PIDError;224int32_t PIDIntegral;225int32_t PIDOutput;226227uint32_t SigmaDeltaAccum;228uint32_t SigmaDeltaOutput;229uint32_t SigmaDeltaLevel;230231uint32_t UtilizationSetpoint;232233uint8_t TdpClampMode;234uint8_t TdcClampMode;235uint8_t ThermClampMode;236uint8_t VoltageBusy;237238int8_t CurrLevel;239int8_t TargLevel;240uint8_t LevelChangeInProgress;241uint8_t UpHyst;242243uint8_t DownHyst;244uint8_t VoltageDownHyst;245uint8_t DpmEnable;246uint8_t DpmRunning;247248uint8_t DpmForce;249uint8_t DpmForceLevel;250uint8_t DisplayWatermark;251uint8_t McArbIndex;252253uint32_t MinimumPerfSclk;254255uint8_t AcpiReq;256uint8_t AcpiAck;257uint8_t GfxClkSlow;258uint8_t GpioClampMode; /* bit0 = VRHOT: bit1 = THERM: bit2 = DC */259260uint8_t FpsFilterWeight;261uint8_t EnabledLevelsChange;262uint8_t DteClampMode;263uint8_t FpsClampMode;264265uint16_t LevelResidencyCounters[SMU72_MAX_LEVELS_GRAPHICS];266uint16_t LevelSwitchCounters[SMU72_MAX_LEVELS_GRAPHICS];267268void (*TargetStateCalculator)(uint8_t);269void (*SavedTargetStateCalculator)(uint8_t);270271uint16_t AutoDpmInterval;272uint16_t AutoDpmRange;273274uint8_t FpsEnabled;275uint8_t MaxPerfLevel;276uint8_t AllowLowClkInterruptToHost;277uint8_t FpsRunning;278279uint32_t MaxAllowedFrequency;280281uint32_t FilteredSclkFrequency;282uint32_t LastSclkFrequency;283uint32_t FilteredSclkFrequencyCnt;284};285286typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;287288#define SMU7_MAX_VOLTAGE_CLIENTS 12289290typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);291292struct SMU_VoltageLevel {293uint8_t Vddc;294uint8_t Vddci;295uint8_t VddGfx;296uint8_t Phases;297};298299typedef struct SMU_VoltageLevel SMU_VoltageLevel;300301struct SMU7_VoltageScoreboard {302SMU_VoltageLevel CurrentVoltage;303SMU_VoltageLevel TargetVoltage;304uint16_t MaxVid;305uint8_t HighestVidOffset;306uint8_t CurrentVidOffset;307308uint8_t ControllerBusy;309uint8_t CurrentVid;310uint8_t CurrentVddciVid;311uint8_t VddGfxShutdown; /* 0 = normal mode, 1 = shut down */312313SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];314uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];315316uint8_t TargetIndex;317uint8_t Delay;318uint8_t ControllerEnable;319uint8_t ControllerRunning;320uint16_t CurrentStdVoltageHiSidd;321uint16_t CurrentStdVoltageLoSidd;322uint8_t OverrideVoltage;323uint8_t VddcUseUlvOffset;324uint8_t VddGfxUseUlvOffset;325uint8_t padding;326327VoltageChangeHandler_t ChangeVddc;328VoltageChangeHandler_t ChangeVddGfx;329VoltageChangeHandler_t ChangeVddci;330VoltageChangeHandler_t ChangePhase;331VoltageChangeHandler_t ChangeMvdd;332333VoltageChangeHandler_t functionLinks[6];334335uint8_t *VddcFollower1;336uint8_t *VddcFollower2;337int16_t Driver_OD_RequestedVidOffset1;338int16_t Driver_OD_RequestedVidOffset2;339340};341342typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;343344#define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */345346struct SMU7_PCIeLinkSpeedScoreboard {347uint8_t DpmEnable;348uint8_t DpmRunning;349uint8_t DpmForce;350uint8_t DpmForceLevel;351352uint8_t CurrentLinkSpeed;353uint8_t EnabledLevelsChange;354uint16_t AutoDpmInterval;355356uint16_t AutoDpmRange;357uint16_t AutoDpmCount;358359uint8_t DpmMode;360uint8_t AcpiReq;361uint8_t AcpiAck;362uint8_t CurrentLinkLevel;363364};365366typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;367368/* -------------------------------------------------------- CAC table ------------------------------------------------------ */369#define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16370#define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16371#define SMU7_SCALE_I 7372#define SMU7_SCALE_R 12373374struct SMU7_PowerScoreboard {375PowerCalculatorData_t VddGfxPowerData[SID_OPTION_COUNT];376PowerCalculatorData_t VddcPowerData[SID_OPTION_COUNT];377378uint32_t TotalGpuPower;379uint32_t TdcCurrent;380381uint16_t VddciTotalPower;382uint16_t sparesasfsdfd;383uint16_t Vddr1Power;384uint16_t RocPower;385386uint16_t CalcMeasPowerBlend;387uint8_t SidOptionPower;388uint8_t SidOptionCurrent;389390uint32_t WinTime;391392uint16_t Telemetry_1_slope;393uint16_t Telemetry_2_slope;394int32_t Telemetry_1_offset;395int32_t Telemetry_2_offset;396397uint32_t VddcCurrentTelemetry;398uint32_t VddGfxCurrentTelemetry;399uint32_t VddcPowerTelemetry;400uint32_t VddGfxPowerTelemetry;401uint32_t VddciPowerTelemetry;402403uint32_t VddcPower;404uint32_t VddGfxPower;405uint32_t VddciPower;406407uint32_t TelemetryCurrent[2];408uint32_t TelemetryVoltage[2];409uint32_t TelemetryPower[2];410};411412typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;413414struct SMU7_ThermalScoreboard {415int16_t GpuLimit;416int16_t GpuHyst;417uint16_t CurrGnbTemp;418uint16_t FilteredGnbTemp;419420uint8_t ControllerEnable;421uint8_t ControllerRunning;422uint8_t AutoTmonCalInterval;423uint8_t AutoTmonCalEnable;424425uint8_t ThermalDpmEnabled;426uint8_t SclkEnabledMask;427uint8_t spare[2];428int32_t temperature_gradient;429430SMU7_HystController_Data HystControllerData;431int32_t WeightedSensorTemperature;432uint16_t TemperatureLimit[SMU72_MAX_LEVELS_GRAPHICS];433uint32_t Alpha;434};435436typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard;437438/* For FeatureEnables: */439#define SMU7_SCLK_DPM_CONFIG_MASK 0x01440#define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02441#define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04442#define SMU7_MCLK_DPM_CONFIG_MASK 0x08443#define SMU7_UVD_DPM_CONFIG_MASK 0x10444#define SMU7_VCE_DPM_CONFIG_MASK 0x20445#define SMU7_ACP_DPM_CONFIG_MASK 0x40446#define SMU7_SAMU_DPM_CONFIG_MASK 0x80447#define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100448449#define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001450#define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002451#define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100452#define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200453#define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000454#define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000455456/* All 'soft registers' should be uint32_t. */457struct SMU72_SoftRegisters {458uint32_t RefClockFrequency;459uint32_t PmTimerPeriod;460uint32_t FeatureEnables;461462uint32_t PreVBlankGap;463uint32_t VBlankTimeout;464uint32_t TrainTimeGap;465466uint32_t MvddSwitchTime;467uint32_t LongestAcpiTrainTime;468uint32_t AcpiDelay;469uint32_t G5TrainTime;470uint32_t DelayMpllPwron;471uint32_t VoltageChangeTimeout;472473uint32_t HandshakeDisables;474475uint8_t DisplayPhy1Config;476uint8_t DisplayPhy2Config;477uint8_t DisplayPhy3Config;478uint8_t DisplayPhy4Config;479480uint8_t DisplayPhy5Config;481uint8_t DisplayPhy6Config;482uint8_t DisplayPhy7Config;483uint8_t DisplayPhy8Config;484485uint32_t AverageGraphicsActivity;486uint32_t AverageMemoryActivity;487uint32_t AverageGioActivity;488489uint8_t SClkDpmEnabledLevels;490uint8_t MClkDpmEnabledLevels;491uint8_t LClkDpmEnabledLevels;492uint8_t PCIeDpmEnabledLevels;493494uint8_t UVDDpmEnabledLevels;495uint8_t SAMUDpmEnabledLevels;496uint8_t ACPDpmEnabledLevels;497uint8_t VCEDpmEnabledLevels;498499uint32_t DRAM_LOG_ADDR_H;500uint32_t DRAM_LOG_ADDR_L;501uint32_t DRAM_LOG_PHY_ADDR_H;502uint32_t DRAM_LOG_PHY_ADDR_L;503uint32_t DRAM_LOG_BUFF_SIZE;504uint32_t UlvEnterCount;505uint32_t UlvTime;506uint32_t UcodeLoadStatus;507uint32_t Reserved[2];508509};510511typedef struct SMU72_SoftRegisters SMU72_SoftRegisters;512513struct SMU72_Firmware_Header {514uint32_t Digest[5];515uint32_t Version;516uint32_t HeaderSize;517uint32_t Flags;518uint32_t EntryPoint;519uint32_t CodeSize;520uint32_t ImageSize;521522uint32_t Rtos;523uint32_t SoftRegisters;524uint32_t DpmTable;525uint32_t FanTable;526uint32_t CacConfigTable;527uint32_t CacStatusTable;528uint32_t mcRegisterTable;529uint32_t mcArbDramTimingTable;530uint32_t PmFuseTable;531uint32_t Globals;532uint32_t ClockStretcherTable;533uint32_t Reserved[41];534uint32_t Signature;535};536537typedef struct SMU72_Firmware_Header SMU72_Firmware_Header;538539#define SMU72_FIRMWARE_HEADER_LOCATION 0x20000540541enum DisplayConfig {542PowerDown = 1,543DP54x4,544DP54x2,545DP54x1,546DP27x4,547DP27x2,548DP27x1,549HDMI297,550HDMI162,551LVDS,552DP324x4,553DP324x2,554DP324x1555};556557#define MC_BLOCK_COUNT 1558#define CPL_BLOCK_COUNT 5559#define SE_BLOCK_COUNT 15560#define GC_BLOCK_COUNT 24561562struct SMU7_Local_Cac {563uint8_t BlockId;564uint8_t SignalId;565uint8_t Threshold;566uint8_t Padding;567};568569typedef struct SMU7_Local_Cac SMU7_Local_Cac;570571struct SMU7_Local_Cac_Table {572SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];573SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];574SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];575SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];576};577578typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;579580#if !defined(SMC_MICROCODE)581#pragma pack(pop)582#endif583584/* Description of Clock Gating bitmask for Tonga: */585/* System Clock Gating */586#define CG_SYS_BITMASK_FIRST_BIT 0 /* First bit of Sys CG bitmask */587#define CG_SYS_BITMASK_LAST_BIT 9 /* Last bit of Sys CG bitmask */588#define CG_SYS_BIF_MGLS_SHIFT 0589#define CG_SYS_ROM_SHIFT 1590#define CG_SYS_MC_MGCG_SHIFT 2591#define CG_SYS_MC_MGLS_SHIFT 3592#define CG_SYS_SDMA_MGCG_SHIFT 4593#define CG_SYS_SDMA_MGLS_SHIFT 5594#define CG_SYS_DRM_MGCG_SHIFT 6595#define CG_SYS_HDP_MGCG_SHIFT 7596#define CG_SYS_HDP_MGLS_SHIFT 8597#define CG_SYS_DRM_MGLS_SHIFT 9598599#define CG_SYS_BIF_MGLS_MASK 0x1600#define CG_SYS_ROM_MASK 0x2601#define CG_SYS_MC_MGCG_MASK 0x4602#define CG_SYS_MC_MGLS_MASK 0x8603#define CG_SYS_SDMA_MGCG_MASK 0x10604#define CG_SYS_SDMA_MGLS_MASK 0x20605#define CG_SYS_DRM_MGCG_MASK 0x40606#define CG_SYS_HDP_MGCG_MASK 0x80607#define CG_SYS_HDP_MGLS_MASK 0x100608#define CG_SYS_DRM_MGLS_MASK 0x200609610/* Graphics Clock Gating */611#define CG_GFX_BITMASK_FIRST_BIT 16 /* First bit of Gfx CG bitmask */612#define CG_GFX_BITMASK_LAST_BIT 20 /* Last bit of Gfx CG bitmask */613#define CG_GFX_CGCG_SHIFT 16614#define CG_GFX_CGLS_SHIFT 17615#define CG_CPF_MGCG_SHIFT 18616#define CG_RLC_MGCG_SHIFT 19617#define CG_GFX_OTHERS_MGCG_SHIFT 20618619#define CG_GFX_CGCG_MASK 0x00010000620#define CG_GFX_CGLS_MASK 0x00020000621#define CG_CPF_MGCG_MASK 0x00040000622#define CG_RLC_MGCG_MASK 0x00080000623#define CG_GFX_OTHERS_MGCG_MASK 0x00100000624625/* Voltage Regulator Configuration */626/* VR Config info is contained in dpmTable.VRConfig */627628#define VRCONF_VDDC_MASK 0x000000FF629#define VRCONF_VDDC_SHIFT 0630#define VRCONF_VDDGFX_MASK 0x0000FF00631#define VRCONF_VDDGFX_SHIFT 8632#define VRCONF_VDDCI_MASK 0x00FF0000633#define VRCONF_VDDCI_SHIFT 16634#define VRCONF_MVDD_MASK 0xFF000000635#define VRCONF_MVDD_SHIFT 24636637#define VR_MERGED_WITH_VDDC 0638#define VR_SVI2_PLANE_1 1639#define VR_SVI2_PLANE_2 2640#define VR_SMIO_PATTERN_1 3641#define VR_SMIO_PATTERN_2 4642#define VR_STATIC_VOLTAGE 5643644/* Clock Stretcher Configuration */645646#define CLOCK_STRETCHER_MAX_ENTRIES 0x4647#define CKS_LOOKUPTable_MAX_ENTRIES 0x4648649/* The 'settings' field is subdivided in the following way: */650#define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01651#define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0652#define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E653#define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1654#define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80655#define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7656657struct SMU_ClockStretcherDataTableEntry {658uint8_t minVID;659uint8_t maxVID;660661uint16_t setting;662};663typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;664665struct SMU_ClockStretcherDataTable {666SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];667};668typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;669670struct SMU_CKS_LOOKUPTableEntry {671uint16_t minFreq;672uint16_t maxFreq;673674uint8_t setting;675uint8_t padding[3];676};677typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;678679struct SMU_CKS_LOOKUPTable {680SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];681};682typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;683684#endif685686687688689