Path: blob/master/drivers/gpu/drm/amd/pm/powerplay/inc/smu9.h
26552 views
/*1* Copyright 2016 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice shall be included in11* all copies or substantial portions of the Software.12*13* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR14* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,15* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL16* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR17* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,18* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR19* OTHER DEALINGS IN THE SOFTWARE.20*21*/2223#ifndef SMU9_H24#define SMU9_H2526#pragma pack(push, 1)2728#define ENABLE_DEBUG_FEATURES2930/* Feature Control Defines */31#define FEATURE_DPM_PREFETCHER_BIT 032#define FEATURE_DPM_GFXCLK_BIT 133#define FEATURE_DPM_UCLK_BIT 234#define FEATURE_DPM_SOCCLK_BIT 335#define FEATURE_DPM_UVD_BIT 436#define FEATURE_DPM_VCE_BIT 537#define FEATURE_ULV_BIT 638#define FEATURE_DPM_MP0CLK_BIT 739#define FEATURE_DPM_LINK_BIT 840#define FEATURE_DPM_DCEFCLK_BIT 941#define FEATURE_AVFS_BIT 1042#define FEATURE_DS_GFXCLK_BIT 1143#define FEATURE_DS_SOCCLK_BIT 1244#define FEATURE_DS_LCLK_BIT 1345#define FEATURE_PPT_BIT 1446#define FEATURE_TDC_BIT 1547#define FEATURE_THERMAL_BIT 1648#define FEATURE_GFX_PER_CU_CG_BIT 1749#define FEATURE_RM_BIT 1850#define FEATURE_DS_DCEFCLK_BIT 1951#define FEATURE_ACDC_BIT 2052#define FEATURE_VR0HOT_BIT 2153#define FEATURE_VR1HOT_BIT 2254#define FEATURE_FW_CTF_BIT 2355#define FEATURE_LED_DISPLAY_BIT 2456#define FEATURE_FAN_CONTROL_BIT 2557#define FEATURE_FAST_PPT_BIT 2658#define FEATURE_GFX_EDC_BIT 2759#define FEATURE_ACG_BIT 2860#define FEATURE_PCC_LIMIT_CONTROL_BIT 2961#define FEATURE_SPARE_30_BIT 3062#define FEATURE_SPARE_31_BIT 316364#define NUM_FEATURES 326566#define FFEATURE_DPM_PREFETCHER_MASK (1 << FEATURE_DPM_PREFETCHER_BIT )67#define FFEATURE_DPM_GFXCLK_MASK (1 << FEATURE_DPM_GFXCLK_BIT )68#define FFEATURE_DPM_UCLK_MASK (1 << FEATURE_DPM_UCLK_BIT )69#define FFEATURE_DPM_SOCCLK_MASK (1 << FEATURE_DPM_SOCCLK_BIT )70#define FFEATURE_DPM_UVD_MASK (1 << FEATURE_DPM_UVD_BIT )71#define FFEATURE_DPM_VCE_MASK (1 << FEATURE_DPM_VCE_BIT )72#define FFEATURE_ULV_MASK (1 << FEATURE_ULV_BIT )73#define FFEATURE_DPM_MP0CLK_MASK (1 << FEATURE_DPM_MP0CLK_BIT )74#define FFEATURE_DPM_LINK_MASK (1 << FEATURE_DPM_LINK_BIT )75#define FFEATURE_DPM_DCEFCLK_MASK (1 << FEATURE_DPM_DCEFCLK_BIT )76#define FFEATURE_AVFS_MASK (1 << FEATURE_AVFS_BIT )77#define FFEATURE_DS_GFXCLK_MASK (1 << FEATURE_DS_GFXCLK_BIT )78#define FFEATURE_DS_SOCCLK_MASK (1 << FEATURE_DS_SOCCLK_BIT )79#define FFEATURE_DS_LCLK_MASK (1 << FEATURE_DS_LCLK_BIT )80#define FFEATURE_PPT_MASK (1 << FEATURE_PPT_BIT )81#define FFEATURE_TDC_MASK (1 << FEATURE_TDC_BIT )82#define FFEATURE_THERMAL_MASK (1 << FEATURE_THERMAL_BIT )83#define FFEATURE_GFX_PER_CU_CG_MASK (1 << FEATURE_GFX_PER_CU_CG_BIT )84#define FFEATURE_RM_MASK (1 << FEATURE_RM_BIT )85#define FFEATURE_DS_DCEFCLK_MASK (1 << FEATURE_DS_DCEFCLK_BIT )86#define FFEATURE_ACDC_MASK (1 << FEATURE_ACDC_BIT )87#define FFEATURE_VR0HOT_MASK (1 << FEATURE_VR0HOT_BIT )88#define FFEATURE_VR1HOT_MASK (1 << FEATURE_VR1HOT_BIT )89#define FFEATURE_FW_CTF_MASK (1 << FEATURE_FW_CTF_BIT )90#define FFEATURE_LED_DISPLAY_MASK (1 << FEATURE_LED_DISPLAY_BIT )91#define FFEATURE_FAN_CONTROL_MASK (1 << FEATURE_FAN_CONTROL_BIT )9293#define FEATURE_FAST_PPT_MASK (1 << FAST_PPT_BIT )94#define FEATURE_GFX_EDC_MASK (1 << FEATURE_GFX_EDC_BIT )95#define FEATURE_ACG_MASK (1 << FEATURE_ACG_BIT )96#define FEATURE_PCC_LIMIT_CONTROL_MASK (1 << FEATURE_PCC_LIMIT_CONTROL_BIT )97#define FFEATURE_SPARE_30_MASK (1 << FEATURE_SPARE_30_BIT )98#define FFEATURE_SPARE_31_MASK (1 << FEATURE_SPARE_31_BIT )99/* Workload types */100#define WORKLOAD_VR_BIT 0101#define WORKLOAD_FRTC_BIT 1102#define WORKLOAD_VIDEO_BIT 2103#define WORKLOAD_COMPUTE_BIT 3104#define NUM_WORKLOADS 4105106/* ULV Client Masks */107#define ULV_CLIENT_RLC_MASK 0x00000001108#define ULV_CLIENT_UVD_MASK 0x00000002109#define ULV_CLIENT_VCE_MASK 0x00000004110#define ULV_CLIENT_SDMA0_MASK 0x00000008111#define ULV_CLIENT_SDMA1_MASK 0x00000010112#define ULV_CLIENT_JPEG_MASK 0x00000020113#define ULV_CLIENT_GFXCLK_DPM_MASK 0x00000040114#define ULV_CLIENT_UVD_DPM_MASK 0x00000080115#define ULV_CLIENT_VCE_DPM_MASK 0x00000100116#define ULV_CLIENT_MP0CLK_DPM_MASK 0x00000200117#define ULV_CLIENT_UCLK_DPM_MASK 0x00000400118#define ULV_CLIENT_SOCCLK_DPM_MASK 0x00000800119#define ULV_CLIENT_DCEFCLK_DPM_MASK 0x00001000120121typedef struct {122/* MP1_EXT_SCRATCH0 */123uint32_t CurrLevel_GFXCLK : 4;124uint32_t CurrLevel_UVD : 4;125uint32_t CurrLevel_VCE : 4;126uint32_t CurrLevel_LCLK : 4;127uint32_t CurrLevel_MP0CLK : 4;128uint32_t CurrLevel_UCLK : 4;129uint32_t CurrLevel_SOCCLK : 4;130uint32_t CurrLevel_DCEFCLK : 4;131/* MP1_EXT_SCRATCH1 */132uint32_t TargLevel_GFXCLK : 4;133uint32_t TargLevel_UVD : 4;134uint32_t TargLevel_VCE : 4;135uint32_t TargLevel_LCLK : 4;136uint32_t TargLevel_MP0CLK : 4;137uint32_t TargLevel_UCLK : 4;138uint32_t TargLevel_SOCCLK : 4;139uint32_t TargLevel_DCEFCLK : 4;140/* MP1_EXT_SCRATCH2-7 */141uint32_t Reserved[6];142} FwStatus_t;143144#pragma pack(pop)145146#endif147148149150