Book a Demo!
CoCalc Logo Icon
StoreFeaturesDocsShareSupportNewsAboutPoliciesSign UpSign In
torvalds
GitHub Repository: torvalds/linux
Path: blob/master/drivers/gpu/drm/bridge/ite-it6505.c
26494 views
1
// SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2
/*
3
* Copyright (c) 2020, The Linux Foundation. All rights reserved.
4
*/
5
#include <linux/bits.h>
6
#include <linux/debugfs.h>
7
#include <linux/delay.h>
8
#include <linux/device.h>
9
#include <linux/err.h>
10
#include <linux/extcon.h>
11
#include <linux/fs.h>
12
#include <linux/gpio/consumer.h>
13
#include <linux/i2c.h>
14
#include <linux/interrupt.h>
15
#include <linux/kernel.h>
16
#include <linux/module.h>
17
#include <linux/pm_runtime.h>
18
#include <linux/regmap.h>
19
#include <linux/regulator/consumer.h>
20
#include <linux/types.h>
21
#include <linux/wait.h>
22
#include <linux/bitfield.h>
23
24
#include <crypto/hash.h>
25
26
#include <drm/display/drm_dp_helper.h>
27
#include <drm/display/drm_hdcp_helper.h>
28
#include <drm/drm_atomic_helper.h>
29
#include <drm/drm_bridge.h>
30
#include <drm/drm_crtc.h>
31
#include <drm/drm_edid.h>
32
#include <drm/drm_print.h>
33
#include <drm/drm_probe_helper.h>
34
35
#include <sound/hdmi-codec.h>
36
37
#define REG_IC_VER 0x04
38
39
#define REG_RESET_CTRL 0x05
40
#define VIDEO_RESET BIT(0)
41
#define AUDIO_RESET BIT(1)
42
#define ALL_LOGIC_RESET BIT(2)
43
#define AUX_RESET BIT(3)
44
#define HDCP_RESET BIT(4)
45
46
#define INT_STATUS_01 0x06
47
#define INT_MASK_01 0x09
48
#define INT_HPD_CHANGE 0
49
#define INT_RECEIVE_HPD_IRQ 1
50
#define INT_SCDT_CHANGE 2
51
#define INT_HDCP_FAIL 3
52
#define INT_HDCP_DONE 4
53
#define BIT_OFFSET(x) (((x) - INT_STATUS_01) * BITS_PER_BYTE)
54
#define BIT_INT_HPD INT_HPD_CHANGE
55
#define BIT_INT_HPD_IRQ INT_RECEIVE_HPD_IRQ
56
#define BIT_INT_SCDT INT_SCDT_CHANGE
57
#define BIT_INT_HDCP_FAIL INT_HDCP_FAIL
58
#define BIT_INT_HDCP_DONE INT_HDCP_DONE
59
60
#define INT_STATUS_02 0x07
61
#define INT_MASK_02 0x0A
62
#define INT_AUX_CMD_FAIL 0
63
#define INT_HDCP_KSV_CHECK 1
64
#define INT_AUDIO_FIFO_ERROR 2
65
#define BIT_INT_AUX_CMD_FAIL (BIT_OFFSET(0x07) + INT_AUX_CMD_FAIL)
66
#define BIT_INT_HDCP_KSV_CHECK (BIT_OFFSET(0x07) + INT_HDCP_KSV_CHECK)
67
#define BIT_INT_AUDIO_FIFO_ERROR (BIT_OFFSET(0x07) + INT_AUDIO_FIFO_ERROR)
68
69
#define INT_STATUS_03 0x08
70
#define INT_MASK_03 0x0B
71
#define INT_LINK_TRAIN_FAIL 4
72
#define INT_VID_FIFO_ERROR 5
73
#define INT_IO_LATCH_FIFO_OVERFLOW 7
74
#define BIT_INT_LINK_TRAIN_FAIL (BIT_OFFSET(0x08) + INT_LINK_TRAIN_FAIL)
75
#define BIT_INT_VID_FIFO_ERROR (BIT_OFFSET(0x08) + INT_VID_FIFO_ERROR)
76
#define BIT_INT_IO_FIFO_OVERFLOW (BIT_OFFSET(0x08) + INT_IO_LATCH_FIFO_OVERFLOW)
77
78
#define REG_SYSTEM_STS 0x0D
79
#define INT_STS BIT(0)
80
#define HPD_STS BIT(1)
81
#define VIDEO_STB BIT(2)
82
83
#define REG_LINK_TRAIN_STS 0x0E
84
#define LINK_STATE_CR BIT(2)
85
#define LINK_STATE_EQ BIT(3)
86
#define LINK_STATE_NORP BIT(4)
87
88
#define REG_BANK_SEL 0x0F
89
#define REG_CLK_CTRL0 0x10
90
#define M_PCLK_DELAY 0x03
91
92
#define REG_AUX_OPT 0x11
93
#define AUX_AUTO_RST BIT(0)
94
#define AUX_FIX_FREQ BIT(3)
95
96
#define REG_DATA_CTRL0 0x12
97
#define VIDEO_LATCH_EDGE BIT(4)
98
#define ENABLE_PCLK_COUNTER BIT(7)
99
100
#define REG_PCLK_COUNTER_VALUE 0x13
101
102
#define REG_501_FIFO_CTRL 0x15
103
#define RST_501_FIFO BIT(1)
104
105
#define REG_TRAIN_CTRL0 0x16
106
#define FORCE_LBR BIT(0)
107
#define LANE_COUNT_MASK 0x06
108
#define LANE_SWAP BIT(3)
109
#define SPREAD_AMP_5 BIT(4)
110
#define FORCE_CR_DONE BIT(5)
111
#define FORCE_EQ_DONE BIT(6)
112
113
#define REG_TRAIN_CTRL1 0x17
114
#define AUTO_TRAIN BIT(0)
115
#define MANUAL_TRAIN BIT(1)
116
#define FORCE_RETRAIN BIT(2)
117
118
#define REG_AUX_CTRL 0x23
119
#define CLR_EDID_FIFO BIT(0)
120
#define AUX_USER_MODE BIT(1)
121
#define AUX_NO_SEGMENT_WR BIT(6)
122
#define AUX_EN_FIFO_READ BIT(7)
123
124
#define REG_AUX_ADR_0_7 0x24
125
#define REG_AUX_ADR_8_15 0x25
126
#define REG_AUX_ADR_16_19 0x26
127
#define REG_AUX_OUT_DATA0 0x27
128
129
#define REG_AUX_CMD_REQ 0x2B
130
#define M_AUX_REQ_CMD 0x0F
131
#define AUX_BUSY BIT(5)
132
133
#define REG_AUX_DATA_0_7 0x2C
134
#define REG_AUX_DATA_8_15 0x2D
135
#define REG_AUX_DATA_16_23 0x2E
136
#define REG_AUX_DATA_24_31 0x2F
137
138
#define REG_AUX_DATA_FIFO 0x2F
139
140
#define REG_AUX_ERROR_STS 0x9F
141
#define M_AUX_REQ_FAIL 0x03
142
143
#define REG_HDCP_CTRL1 0x38
144
#define HDCP_CP_ENABLE BIT(0)
145
146
#define REG_HDCP_TRIGGER 0x39
147
#define HDCP_TRIGGER_START BIT(0)
148
#define HDCP_TRIGGER_CPIRQ BIT(1)
149
#define HDCP_TRIGGER_KSV_DONE BIT(4)
150
#define HDCP_TRIGGER_KSV_FAIL BIT(5)
151
152
#define REG_HDCP_CTRL2 0x3A
153
#define HDCP_AN_SEL BIT(0)
154
#define HDCP_AN_GEN BIT(1)
155
#define HDCP_HW_HPDIRQ_ACT BIT(2)
156
#define HDCP_EN_M0_READ BIT(5)
157
158
#define REG_M0_0_7 0x4C
159
#define REG_AN_0_7 0x4C
160
#define REG_SP_CTRL0 0x58
161
#define REG_IP_CTRL1 0x59
162
#define REG_IP_CTRL2 0x5A
163
164
#define REG_LINK_DRV 0x5C
165
#define DRV_HS BIT(1)
166
167
#define REG_DRV_LN_DATA_SEL 0x5D
168
169
#define REG_AUX 0x5E
170
171
#define REG_VID_BUS_CTRL0 0x60
172
#define IN_DDR BIT(2)
173
#define DDR_CD (0x01 << 6)
174
175
#define REG_VID_BUS_CTRL1 0x61
176
#define TX_FIFO_RESET BIT(1)
177
178
#define REG_INPUT_CTRL 0xA0
179
#define INPUT_HSYNC_POL BIT(0)
180
#define INPUT_VSYNC_POL BIT(2)
181
#define INPUT_INTERLACED BIT(4)
182
183
#define REG_INPUT_HTOTAL 0xA1
184
#define REG_INPUT_HACTIVE_START 0xA3
185
#define REG_INPUT_HACTIVE_WIDTH 0xA5
186
#define REG_INPUT_HFRONT_PORCH 0xA7
187
#define REG_INPUT_HSYNC_WIDTH 0xA9
188
#define REG_INPUT_VTOTAL 0xAB
189
#define REG_INPUT_VACTIVE_START 0xAD
190
#define REG_INPUT_VACTIVE_WIDTH 0xAF
191
#define REG_INPUT_VFRONT_PORCH 0xB1
192
#define REG_INPUT_VSYNC_WIDTH 0xB3
193
194
#define REG_AUDIO_SRC_CTRL 0xB8
195
#define M_AUDIO_I2S_EN 0x0F
196
#define EN_I2S0 BIT(0)
197
#define EN_I2S1 BIT(1)
198
#define EN_I2S2 BIT(2)
199
#define EN_I2S3 BIT(3)
200
#define AUDIO_FIFO_RESET BIT(7)
201
202
#define REG_AUDIO_FMT 0xB9
203
#define REG_AUDIO_FIFO_SEL 0xBA
204
205
#define REG_AUDIO_CTRL0 0xBB
206
#define AUDIO_FULL_PKT BIT(4)
207
#define AUDIO_16B_BOUND BIT(5)
208
209
#define REG_AUDIO_CTRL1 0xBC
210
#define REG_AUDIO_INPUT_FREQ 0xBE
211
212
#define REG_IEC958_STS0 0xBF
213
#define REG_IEC958_STS1 0xC0
214
#define REG_IEC958_STS2 0xC1
215
#define REG_IEC958_STS3 0xC2
216
#define REG_IEC958_STS4 0xC3
217
218
#define REG_HPD_IRQ_TIME 0xC9
219
#define REG_AUX_DEBUG_MODE 0xCA
220
#define REG_AUX_OPT2 0xCB
221
#define REG_HDCP_OPT 0xCE
222
#define REG_USER_DRV_PRE 0xCF
223
224
#define REG_DATA_MUTE_CTRL 0xD3
225
#define ENABLE_ENHANCED_FRAME BIT(0)
226
#define ENABLE_AUTO_VIDEO_FIFO_RESET BIT(1)
227
#define EN_VID_MUTE BIT(4)
228
#define EN_AUD_MUTE BIT(5)
229
230
#define REG_TIME_STMP_CTRL 0xD4
231
#define EN_ENHANCE_VID_STMP BIT(0)
232
#define EN_ENHANCE_AUD_STMP BIT(2)
233
#define M_STAMP_STEP 0x30
234
#define EN_SSC_GAT BIT(6)
235
236
#define REG_INFOFRAME_CTRL 0xE8
237
#define EN_AVI_PKT BIT(0)
238
#define EN_AUD_PKT BIT(1)
239
#define EN_MPG_PKT BIT(2)
240
#define EN_GEN_PKT BIT(3)
241
#define EN_VID_TIME_STMP BIT(4)
242
#define EN_AUD_TIME_STMP BIT(5)
243
#define EN_VID_CTRL_PKT (EN_AVI_PKT | EN_VID_TIME_STMP)
244
#define EN_AUD_CTRL_PKT (EN_AUD_PKT | EN_AUD_TIME_STMP)
245
246
#define REG_AUDIO_N_0_7 0xDE
247
#define REG_AUDIO_N_8_15 0xDF
248
#define REG_AUDIO_N_16_23 0xE0
249
250
#define REG_AVI_INFO_DB1 0xE9
251
#define REG_AVI_INFO_DB2 0xEA
252
#define REG_AVI_INFO_DB3 0xEB
253
#define REG_AVI_INFO_DB4 0xEC
254
#define REG_AVI_INFO_DB5 0xED
255
#define REG_AVI_INFO_SUM 0xF6
256
257
#define REG_AUD_INFOFRAM_DB1 0xF7
258
#define REG_AUD_INFOFRAM_DB2 0xF8
259
#define REG_AUD_INFOFRAM_DB3 0xF9
260
#define REG_AUD_INFOFRAM_DB4 0xFA
261
#define REG_AUD_INFOFRAM_SUM 0xFB
262
263
/* the following six registers are in bank1 */
264
#define REG_DRV_0_DB_800_MV 0x17E
265
#define REG_PRE_0_DB_800_MV 0x17F
266
#define REG_PRE_3P5_DB_800_MV 0x181
267
#define REG_SSC_CTRL0 0x188
268
#define REG_SSC_CTRL1 0x189
269
#define REG_SSC_CTRL2 0x18A
270
271
#define REG_AUX_USER_CTRL 0x190
272
#define EN_USER_AUX BIT(0)
273
#define USER_AUX_DONE BIT(1)
274
#define AUX_EVENT BIT(4)
275
276
#define REG_AUX_USER_DATA_REC 0x191
277
#define M_AUX_IN_REC 0xF0
278
#define M_AUX_OUT_REC 0x0F
279
280
#define REG_AUX_USER_REPLY 0x19A
281
#define REG_AUX_USER_RXB(n) (n + 0x19B)
282
283
#define RBR DP_LINK_BW_1_62
284
#define HBR DP_LINK_BW_2_7
285
#define HBR2 DP_LINK_BW_5_4
286
#define HBR3 DP_LINK_BW_8_1
287
288
#define DPCD_V_1_1 0x11
289
#define MISC_VERB 0xF0
290
#define MISC_VERC 0x70
291
#define I2S_INPUT_FORMAT_STANDARD 0
292
#define I2S_INPUT_FORMAT_32BIT 1
293
#define I2S_INPUT_LEFT_JUSTIFIED 0
294
#define I2S_INPUT_RIGHT_JUSTIFIED 1
295
#define I2S_DATA_1T_DELAY 0
296
#define I2S_DATA_NO_DELAY 1
297
#define I2S_WS_LEFT_CHANNEL 0
298
#define I2S_WS_RIGHT_CHANNEL 1
299
#define I2S_DATA_MSB_FIRST 0
300
#define I2S_DATA_LSB_FIRST 1
301
#define WORD_LENGTH_16BIT 0
302
#define WORD_LENGTH_18BIT 1
303
#define WORD_LENGTH_20BIT 2
304
#define WORD_LENGTH_24BIT 3
305
#define DEBUGFS_DIR_NAME "it6505-debugfs"
306
#define READ_BUFFER_SIZE 400
307
308
/* Vendor option */
309
#define HDCP_DESIRED 1
310
#define MAX_LANE_COUNT 4
311
#define MAX_LINK_RATE HBR
312
#define AUTO_TRAIN_RETRY 3
313
#define MAX_HDCP_DOWN_STREAM_COUNT 127
314
#define MAX_CR_LEVEL 0x03
315
#define MAX_EQ_LEVEL 0x03
316
#define AUX_WAIT_TIMEOUT_MS 15
317
#define AUX_FIFO_MAX_SIZE 16
318
#define AUX_I2C_MAX_SIZE 4
319
#define AUX_I2C_DEFER_RETRY 4
320
#define PIXEL_CLK_DELAY 1
321
#define PIXEL_CLK_INVERSE 0
322
#define ADJUST_PHASE_THRESHOLD 80000
323
#define DPI_PIXEL_CLK_MAX 95000
324
#define HDCP_SHA1_FIFO_LEN (MAX_HDCP_DOWN_STREAM_COUNT * 5 + 10)
325
#define DEFAULT_PWR_ON 0
326
#define DEFAULT_DRV_HOLD 0
327
328
#define AUDIO_SELECT I2S
329
#define AUDIO_TYPE LPCM
330
#define AUDIO_SAMPLE_RATE SAMPLE_RATE_48K
331
#define AUDIO_CHANNEL_COUNT 2
332
#define I2S_INPUT_FORMAT I2S_INPUT_FORMAT_32BIT
333
#define I2S_JUSTIFIED I2S_INPUT_LEFT_JUSTIFIED
334
#define I2S_DATA_DELAY I2S_DATA_1T_DELAY
335
#define I2S_WS_CHANNEL I2S_WS_LEFT_CHANNEL
336
#define I2S_DATA_SEQUENCE I2S_DATA_MSB_FIRST
337
#define AUDIO_WORD_LENGTH WORD_LENGTH_24BIT
338
339
enum aux_cmd_type {
340
CMD_AUX_NATIVE_READ = 0x0,
341
CMD_AUX_NATIVE_WRITE = 0x5,
342
CMD_AUX_GI2C_ADR = 0x08,
343
CMD_AUX_GI2C_READ = 0x09,
344
CMD_AUX_GI2C_WRITE = 0x0A,
345
CMD_AUX_I2C_EDID_READ = 0xB,
346
CMD_AUX_I2C_READ = 0x0D,
347
CMD_AUX_I2C_WRITE = 0x0C,
348
349
/* KSV read with AUX FIFO extend from CMD_AUX_NATIVE_READ*/
350
CMD_AUX_GET_KSV_LIST = 0x10,
351
};
352
353
enum aux_cmd_reply {
354
REPLY_ACK,
355
REPLY_NACK,
356
REPLY_DEFER,
357
};
358
359
enum link_train_status {
360
LINK_IDLE,
361
LINK_BUSY,
362
LINK_OK,
363
};
364
365
enum hdcp_state {
366
HDCP_AUTH_IDLE,
367
HDCP_AUTH_GOING,
368
HDCP_AUTH_DONE,
369
};
370
371
struct it6505_platform_data {
372
struct regulator *pwr18;
373
struct regulator *ovdd;
374
struct gpio_desc *gpiod_reset;
375
};
376
377
enum it6505_audio_select {
378
I2S = 0,
379
SPDIF,
380
};
381
382
enum it6505_audio_sample_rate {
383
SAMPLE_RATE_24K = 0x6,
384
SAMPLE_RATE_32K = 0x3,
385
SAMPLE_RATE_48K = 0x2,
386
SAMPLE_RATE_96K = 0xA,
387
SAMPLE_RATE_192K = 0xE,
388
SAMPLE_RATE_44_1K = 0x0,
389
SAMPLE_RATE_88_2K = 0x8,
390
SAMPLE_RATE_176_4K = 0xC,
391
};
392
393
enum it6505_audio_type {
394
LPCM = 0,
395
NLPCM,
396
DSS,
397
};
398
399
struct it6505_audio_data {
400
enum it6505_audio_select select;
401
enum it6505_audio_sample_rate sample_rate;
402
enum it6505_audio_type type;
403
u8 word_length;
404
u8 channel_count;
405
u8 i2s_input_format;
406
u8 i2s_justified;
407
u8 i2s_data_delay;
408
u8 i2s_ws_channel;
409
u8 i2s_data_sequence;
410
};
411
412
struct it6505_audio_sample_rate_map {
413
enum it6505_audio_sample_rate rate;
414
int sample_rate_value;
415
};
416
417
struct it6505_drm_dp_link {
418
unsigned char revision;
419
unsigned int rate;
420
unsigned int num_lanes;
421
unsigned long capabilities;
422
};
423
424
struct debugfs_entries {
425
char *name;
426
const struct file_operations *fops;
427
};
428
429
struct it6505 {
430
struct drm_dp_aux aux;
431
struct drm_bridge bridge;
432
struct device *dev;
433
struct it6505_drm_dp_link link;
434
struct it6505_platform_data pdata;
435
/*
436
* Mutex protects extcon and interrupt functions from interfering
437
* each other.
438
*/
439
struct mutex extcon_lock;
440
struct mutex mode_lock; /* used to bridge_detect */
441
struct mutex aux_lock; /* used to aux data transfers */
442
struct regmap *regmap;
443
struct drm_display_mode source_output_mode;
444
struct drm_display_mode video_info;
445
struct notifier_block event_nb;
446
struct extcon_dev *extcon;
447
struct work_struct extcon_wq;
448
int extcon_state;
449
enum drm_connector_status connector_status;
450
enum link_train_status link_state;
451
struct work_struct link_works;
452
u8 dpcd[DP_RECEIVER_CAP_SIZE];
453
u8 lane_count;
454
u8 link_rate_bw_code;
455
u8 sink_count;
456
bool step_train;
457
bool branch_device;
458
bool enable_ssc;
459
bool lane_swap_disabled;
460
bool lane_swap;
461
bool powered;
462
bool hpd_state;
463
u32 afe_setting;
464
u32 max_dpi_pixel_clock;
465
u32 max_lane_count;
466
enum hdcp_state hdcp_status;
467
struct delayed_work hdcp_work;
468
struct work_struct hdcp_wait_ksv_list;
469
struct completion extcon_completion;
470
u8 auto_train_retry;
471
bool hdcp_desired;
472
bool is_repeater;
473
u8 hdcp_down_stream_count;
474
u8 bksvs[DRM_HDCP_KSV_LEN];
475
u8 sha1_input[HDCP_SHA1_FIFO_LEN];
476
bool enable_enhanced_frame;
477
hdmi_codec_plugged_cb plugged_cb;
478
struct device *codec_dev;
479
struct delayed_work delayed_audio;
480
struct it6505_audio_data audio;
481
struct dentry *debugfs;
482
483
/* it6505 driver hold option */
484
bool enable_drv_hold;
485
486
const struct drm_edid *cached_edid;
487
488
int irq;
489
};
490
491
struct it6505_step_train_para {
492
u8 voltage_swing[MAX_LANE_COUNT];
493
u8 pre_emphasis[MAX_LANE_COUNT];
494
};
495
496
/*
497
* Vendor option afe settings for different platforms
498
* 0: without FPC cable
499
* 1: with FPC cable
500
*/
501
502
static const u8 afe_setting_table[][3] = {
503
{0x82, 0x00, 0x45},
504
{0x93, 0x2A, 0x85}
505
};
506
507
static const struct it6505_audio_sample_rate_map audio_sample_rate_map[] = {
508
{SAMPLE_RATE_24K, 24000},
509
{SAMPLE_RATE_32K, 32000},
510
{SAMPLE_RATE_48K, 48000},
511
{SAMPLE_RATE_96K, 96000},
512
{SAMPLE_RATE_192K, 192000},
513
{SAMPLE_RATE_44_1K, 44100},
514
{SAMPLE_RATE_88_2K, 88200},
515
{SAMPLE_RATE_176_4K, 176400},
516
};
517
518
static const struct regmap_range it6505_bridge_volatile_ranges[] = {
519
{ .range_min = 0, .range_max = 0x1FF },
520
};
521
522
static const struct regmap_access_table it6505_bridge_volatile_table = {
523
.yes_ranges = it6505_bridge_volatile_ranges,
524
.n_yes_ranges = ARRAY_SIZE(it6505_bridge_volatile_ranges),
525
};
526
527
static const struct regmap_range_cfg it6505_regmap_banks[] = {
528
{
529
.name = "it6505",
530
.range_min = 0x00,
531
.range_max = 0x1FF,
532
.selector_reg = REG_BANK_SEL,
533
.selector_mask = 0x1,
534
.selector_shift = 0,
535
.window_start = 0x00,
536
.window_len = 0x100,
537
},
538
};
539
540
static const struct regmap_config it6505_regmap_config = {
541
.reg_bits = 8,
542
.val_bits = 8,
543
.volatile_table = &it6505_bridge_volatile_table,
544
.cache_type = REGCACHE_NONE,
545
.ranges = it6505_regmap_banks,
546
.num_ranges = ARRAY_SIZE(it6505_regmap_banks),
547
.max_register = 0x1FF,
548
};
549
550
static int it6505_read(struct it6505 *it6505, unsigned int reg_addr)
551
{
552
unsigned int value;
553
int err;
554
struct device *dev = it6505->dev;
555
556
if (!it6505->powered)
557
return -ENODEV;
558
559
err = regmap_read(it6505->regmap, reg_addr, &value);
560
if (err < 0) {
561
dev_err(dev, "read failed reg[0x%x] err: %d", reg_addr, err);
562
return err;
563
}
564
565
return value;
566
}
567
568
static int it6505_write(struct it6505 *it6505, unsigned int reg_addr,
569
unsigned int reg_val)
570
{
571
int err;
572
struct device *dev = it6505->dev;
573
574
if (!it6505->powered)
575
return -ENODEV;
576
577
err = regmap_write(it6505->regmap, reg_addr, reg_val);
578
579
if (err < 0) {
580
dev_err(dev, "write failed reg[0x%x] = 0x%x err = %d",
581
reg_addr, reg_val, err);
582
return err;
583
}
584
585
return 0;
586
}
587
588
static int it6505_set_bits(struct it6505 *it6505, unsigned int reg,
589
unsigned int mask, unsigned int value)
590
{
591
int err;
592
struct device *dev = it6505->dev;
593
594
if (!it6505->powered)
595
return -ENODEV;
596
597
err = regmap_update_bits(it6505->regmap, reg, mask, value);
598
if (err < 0) {
599
dev_err(dev, "write reg[0x%x] = 0x%x mask = 0x%x failed err %d",
600
reg, value, mask, err);
601
return err;
602
}
603
604
return 0;
605
}
606
607
static void it6505_debug_print(struct it6505 *it6505, unsigned int reg,
608
const char *prefix)
609
{
610
struct device *dev = it6505->dev;
611
int val;
612
613
if (!drm_debug_enabled(DRM_UT_DRIVER))
614
return;
615
616
val = it6505_read(it6505, reg);
617
if (val < 0)
618
DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] read error (%d)",
619
prefix, reg, val);
620
else
621
DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] = 0x%02x", prefix, reg,
622
val);
623
}
624
625
static int it6505_dpcd_read(struct it6505 *it6505, unsigned long offset)
626
{
627
u8 value;
628
int ret;
629
struct device *dev = it6505->dev;
630
631
ret = drm_dp_dpcd_readb(&it6505->aux, offset, &value);
632
if (ret < 0) {
633
dev_err(dev, "DPCD read failed [0x%lx] ret: %d", offset, ret);
634
return ret;
635
}
636
return value;
637
}
638
639
static int it6505_dpcd_write(struct it6505 *it6505, unsigned long offset,
640
u8 datain)
641
{
642
int ret;
643
struct device *dev = it6505->dev;
644
645
ret = drm_dp_dpcd_writeb(&it6505->aux, offset, datain);
646
if (ret < 0) {
647
dev_err(dev, "DPCD write failed [0x%lx] ret: %d", offset, ret);
648
return ret;
649
}
650
return 0;
651
}
652
653
static int it6505_get_dpcd(struct it6505 *it6505, int offset, u8 *dpcd, int num)
654
{
655
int ret;
656
struct device *dev = it6505->dev;
657
658
ret = drm_dp_dpcd_read(&it6505->aux, offset, dpcd, num);
659
660
if (ret < 0)
661
return ret;
662
663
DRM_DEV_DEBUG_DRIVER(dev, "ret = %d DPCD[0x%x] = 0x%*ph", ret, offset,
664
num, dpcd);
665
666
return 0;
667
}
668
669
static void it6505_dump(struct it6505 *it6505)
670
{
671
unsigned int i, j;
672
u8 regs[16];
673
struct device *dev = it6505->dev;
674
675
for (i = 0; i <= 0xff; i += 16) {
676
for (j = 0; j < 16; j++)
677
regs[j] = it6505_read(it6505, i + j);
678
679
DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x] = %16ph", i, regs);
680
}
681
}
682
683
static bool it6505_get_sink_hpd_status(struct it6505 *it6505)
684
{
685
int reg_0d;
686
687
reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
688
689
if (reg_0d < 0)
690
return false;
691
692
return reg_0d & HPD_STS;
693
}
694
695
static int it6505_read_word(struct it6505 *it6505, unsigned int reg)
696
{
697
int val0, val1;
698
699
val0 = it6505_read(it6505, reg);
700
if (val0 < 0)
701
return val0;
702
703
val1 = it6505_read(it6505, reg + 1);
704
if (val1 < 0)
705
return val1;
706
707
return (val1 << 8) | val0;
708
}
709
710
static void it6505_calc_video_info(struct it6505 *it6505)
711
{
712
struct device *dev = it6505->dev;
713
int hsync_pol, vsync_pol, interlaced;
714
int htotal, hdes, hdew, hfph, hsyncw;
715
int vtotal, vdes, vdew, vfph, vsyncw;
716
int rddata, i, pclk, sum = 0;
717
718
usleep_range(10000, 15000);
719
rddata = it6505_read(it6505, REG_INPUT_CTRL);
720
hsync_pol = rddata & INPUT_HSYNC_POL;
721
vsync_pol = (rddata & INPUT_VSYNC_POL) >> 2;
722
interlaced = (rddata & INPUT_INTERLACED) >> 4;
723
724
htotal = it6505_read_word(it6505, REG_INPUT_HTOTAL) & 0x1FFF;
725
hdes = it6505_read_word(it6505, REG_INPUT_HACTIVE_START) & 0x1FFF;
726
hdew = it6505_read_word(it6505, REG_INPUT_HACTIVE_WIDTH) & 0x1FFF;
727
hfph = it6505_read_word(it6505, REG_INPUT_HFRONT_PORCH) & 0x1FFF;
728
hsyncw = it6505_read_word(it6505, REG_INPUT_HSYNC_WIDTH) & 0x1FFF;
729
730
vtotal = it6505_read_word(it6505, REG_INPUT_VTOTAL) & 0xFFF;
731
vdes = it6505_read_word(it6505, REG_INPUT_VACTIVE_START) & 0xFFF;
732
vdew = it6505_read_word(it6505, REG_INPUT_VACTIVE_WIDTH) & 0xFFF;
733
vfph = it6505_read_word(it6505, REG_INPUT_VFRONT_PORCH) & 0xFFF;
734
vsyncw = it6505_read_word(it6505, REG_INPUT_VSYNC_WIDTH) & 0xFFF;
735
736
DRM_DEV_DEBUG_DRIVER(dev, "hsync_pol:%d, vsync_pol:%d, interlaced:%d",
737
hsync_pol, vsync_pol, interlaced);
738
DRM_DEV_DEBUG_DRIVER(dev, "hactive_start:%d, vactive_start:%d",
739
hdes, vdes);
740
741
for (i = 0; i < 3; i++) {
742
it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER,
743
ENABLE_PCLK_COUNTER);
744
usleep_range(10000, 15000);
745
it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER,
746
0x00);
747
rddata = it6505_read_word(it6505, REG_PCLK_COUNTER_VALUE) &
748
0xFFF;
749
750
sum += rddata;
751
}
752
753
if (sum == 0) {
754
DRM_DEV_DEBUG_DRIVER(dev, "calc video timing error");
755
return;
756
}
757
758
sum /= 3;
759
pclk = 13500 * 2048 / sum;
760
it6505->video_info.clock = pclk;
761
it6505->video_info.hdisplay = hdew;
762
it6505->video_info.hsync_start = hdew + hfph;
763
it6505->video_info.hsync_end = hdew + hfph + hsyncw;
764
it6505->video_info.htotal = htotal;
765
it6505->video_info.vdisplay = vdew;
766
it6505->video_info.vsync_start = vdew + vfph;
767
it6505->video_info.vsync_end = vdew + vfph + vsyncw;
768
it6505->video_info.vtotal = vtotal;
769
770
DRM_DEV_DEBUG_DRIVER(dev, DRM_MODE_FMT,
771
DRM_MODE_ARG(&it6505->video_info));
772
}
773
774
static void it6505_clear_int(struct it6505 *it6505)
775
{
776
it6505_write(it6505, INT_STATUS_01, 0xFF);
777
it6505_write(it6505, INT_STATUS_02, 0xFF);
778
it6505_write(it6505, INT_STATUS_03, 0xFF);
779
}
780
781
static void it6505_int_mask_enable(struct it6505 *it6505)
782
{
783
it6505_write(it6505, INT_MASK_01, BIT(INT_HPD_CHANGE) |
784
BIT(INT_RECEIVE_HPD_IRQ) | BIT(INT_SCDT_CHANGE) |
785
BIT(INT_HDCP_FAIL) | BIT(INT_HDCP_DONE));
786
787
it6505_write(it6505, INT_MASK_02, BIT(INT_AUX_CMD_FAIL) |
788
BIT(INT_HDCP_KSV_CHECK) | BIT(INT_AUDIO_FIFO_ERROR));
789
790
it6505_write(it6505, INT_MASK_03, BIT(INT_LINK_TRAIN_FAIL) |
791
BIT(INT_VID_FIFO_ERROR) | BIT(INT_IO_LATCH_FIFO_OVERFLOW));
792
}
793
794
static void it6505_int_mask_disable(struct it6505 *it6505)
795
{
796
it6505_write(it6505, INT_MASK_01, 0x00);
797
it6505_write(it6505, INT_MASK_02, 0x00);
798
it6505_write(it6505, INT_MASK_03, 0x00);
799
}
800
801
static void it6505_lane_termination_on(struct it6505 *it6505)
802
{
803
int regcf;
804
805
regcf = it6505_read(it6505, REG_USER_DRV_PRE);
806
807
if (regcf == MISC_VERB)
808
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x00);
809
810
if (regcf == MISC_VERC) {
811
if (it6505->lane_swap) {
812
switch (it6505->lane_count) {
813
case 1:
814
case 2:
815
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
816
0x0C, 0x08);
817
break;
818
default:
819
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
820
0x0C, 0x0C);
821
break;
822
}
823
} else {
824
switch (it6505->lane_count) {
825
case 1:
826
case 2:
827
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
828
0x0C, 0x04);
829
break;
830
default:
831
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
832
0x0C, 0x0C);
833
break;
834
}
835
}
836
}
837
}
838
839
static void it6505_lane_termination_off(struct it6505 *it6505)
840
{
841
int regcf;
842
843
regcf = it6505_read(it6505, REG_USER_DRV_PRE);
844
845
if (regcf == MISC_VERB)
846
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80);
847
848
if (regcf == MISC_VERC)
849
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x0C, 0x00);
850
}
851
852
static void it6505_lane_power_on(struct it6505 *it6505)
853
{
854
it6505_set_bits(it6505, REG_LINK_DRV, 0xF1,
855
(it6505->lane_swap ?
856
GENMASK(7, 8 - it6505->lane_count) :
857
GENMASK(3 + it6505->lane_count, 4)) |
858
0x01);
859
}
860
861
static void it6505_lane_power_off(struct it6505 *it6505)
862
{
863
it6505_set_bits(it6505, REG_LINK_DRV, 0xF0, 0x00);
864
}
865
866
static void it6505_lane_off(struct it6505 *it6505)
867
{
868
it6505_lane_power_off(it6505);
869
it6505_lane_termination_off(it6505);
870
}
871
872
static void it6505_aux_termination_on(struct it6505 *it6505)
873
{
874
int regcf;
875
876
regcf = it6505_read(it6505, REG_USER_DRV_PRE);
877
878
if (regcf == MISC_VERB)
879
it6505_lane_termination_on(it6505);
880
881
if (regcf == MISC_VERC)
882
it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80);
883
}
884
885
static void it6505_aux_power_on(struct it6505 *it6505)
886
{
887
it6505_set_bits(it6505, REG_AUX, 0x02, 0x02);
888
}
889
890
static void it6505_aux_on(struct it6505 *it6505)
891
{
892
it6505_aux_power_on(it6505);
893
it6505_aux_termination_on(it6505);
894
}
895
896
static void it6505_aux_reset(struct it6505 *it6505)
897
{
898
it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, AUX_RESET);
899
it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, 0x00);
900
}
901
902
static void it6505_reset_logic(struct it6505 *it6505)
903
{
904
regmap_write(it6505->regmap, REG_RESET_CTRL, ALL_LOGIC_RESET);
905
usleep_range(1000, 1500);
906
}
907
908
static bool it6505_aux_op_finished(struct it6505 *it6505)
909
{
910
int reg2b = it6505_read(it6505, REG_AUX_CMD_REQ);
911
912
if (reg2b < 0)
913
return false;
914
915
return (reg2b & AUX_BUSY) == 0;
916
}
917
918
static int it6505_aux_wait(struct it6505 *it6505)
919
{
920
int status;
921
unsigned long timeout;
922
struct device *dev = it6505->dev;
923
924
timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1;
925
926
while (!it6505_aux_op_finished(it6505)) {
927
if (time_after(jiffies, timeout)) {
928
dev_err(dev, "Timed out waiting AUX to finish");
929
return -ETIMEDOUT;
930
}
931
usleep_range(1000, 2000);
932
}
933
934
status = it6505_read(it6505, REG_AUX_ERROR_STS);
935
if (status < 0) {
936
dev_err(dev, "Failed to read AUX channel: %d", status);
937
return status;
938
}
939
940
return 0;
941
}
942
943
static ssize_t it6505_aux_operation(struct it6505 *it6505,
944
enum aux_cmd_type cmd,
945
unsigned int address, u8 *buffer,
946
size_t size, enum aux_cmd_reply *reply)
947
{
948
int i, ret;
949
bool aux_write_check = false;
950
951
if (!it6505_get_sink_hpd_status(it6505))
952
return -EIO;
953
954
/* set AUX user mode */
955
it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, AUX_USER_MODE);
956
957
aux_op_start:
958
/* HW AUX FIFO supports only EDID and DCPD KSV FIFO area */
959
if (cmd == CMD_AUX_I2C_EDID_READ || cmd == CMD_AUX_GET_KSV_LIST) {
960
/* AUX EDID FIFO has max length of AUX_FIFO_MAX_SIZE bytes. */
961
size = min_t(size_t, size, AUX_FIFO_MAX_SIZE);
962
/* Enable AUX FIFO read back and clear FIFO */
963
it6505_set_bits(it6505, REG_AUX_CTRL,
964
AUX_EN_FIFO_READ | CLR_EDID_FIFO,
965
AUX_EN_FIFO_READ | CLR_EDID_FIFO);
966
967
it6505_set_bits(it6505, REG_AUX_CTRL,
968
AUX_EN_FIFO_READ | CLR_EDID_FIFO,
969
AUX_EN_FIFO_READ);
970
} else {
971
/* The DP AUX transmit buffer has 4 bytes. */
972
size = min_t(size_t, size, 4);
973
it6505_set_bits(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR,
974
AUX_NO_SEGMENT_WR);
975
}
976
977
/* Start Address[7:0] */
978
it6505_write(it6505, REG_AUX_ADR_0_7, (address >> 0) & 0xFF);
979
/* Start Address[15:8] */
980
it6505_write(it6505, REG_AUX_ADR_8_15, (address >> 8) & 0xFF);
981
/* WriteNum[3:0]+StartAdr[19:16] */
982
it6505_write(it6505, REG_AUX_ADR_16_19,
983
((address >> 16) & 0x0F) | ((size - 1) << 4));
984
985
if (cmd == CMD_AUX_NATIVE_WRITE)
986
regmap_bulk_write(it6505->regmap, REG_AUX_OUT_DATA0, buffer,
987
size);
988
989
/* Aux Fire */
990
it6505_write(it6505, REG_AUX_CMD_REQ, FIELD_GET(M_AUX_REQ_CMD, cmd));
991
992
ret = it6505_aux_wait(it6505);
993
if (ret < 0)
994
goto aux_op_err;
995
996
ret = it6505_read(it6505, REG_AUX_ERROR_STS);
997
if (ret < 0)
998
goto aux_op_err;
999
1000
switch ((ret >> 6) & 0x3) {
1001
case 0:
1002
*reply = REPLY_ACK;
1003
break;
1004
case 1:
1005
*reply = REPLY_DEFER;
1006
ret = -EAGAIN;
1007
goto aux_op_err;
1008
case 2:
1009
*reply = REPLY_NACK;
1010
ret = -EIO;
1011
goto aux_op_err;
1012
case 3:
1013
ret = -ETIMEDOUT;
1014
goto aux_op_err;
1015
}
1016
1017
/* Read back Native Write data */
1018
if (cmd == CMD_AUX_NATIVE_WRITE) {
1019
aux_write_check = true;
1020
cmd = CMD_AUX_NATIVE_READ;
1021
goto aux_op_start;
1022
}
1023
1024
if (cmd == CMD_AUX_I2C_EDID_READ || cmd == CMD_AUX_GET_KSV_LIST) {
1025
for (i = 0; i < size; i++) {
1026
ret = it6505_read(it6505, REG_AUX_DATA_FIFO);
1027
if (ret < 0)
1028
goto aux_op_err;
1029
buffer[i] = ret;
1030
}
1031
} else {
1032
for (i = 0; i < size; i++) {
1033
ret = it6505_read(it6505, REG_AUX_DATA_0_7 + i);
1034
if (ret < 0)
1035
goto aux_op_err;
1036
1037
if (aux_write_check && buffer[size - 1 - i] != ret) {
1038
ret = -EINVAL;
1039
goto aux_op_err;
1040
}
1041
1042
buffer[size - 1 - i] = ret;
1043
}
1044
}
1045
1046
ret = i;
1047
1048
aux_op_err:
1049
if (cmd == CMD_AUX_I2C_EDID_READ || cmd == CMD_AUX_GET_KSV_LIST) {
1050
/* clear AUX FIFO */
1051
it6505_set_bits(it6505, REG_AUX_CTRL,
1052
AUX_EN_FIFO_READ | CLR_EDID_FIFO,
1053
AUX_EN_FIFO_READ | CLR_EDID_FIFO);
1054
it6505_set_bits(it6505, REG_AUX_CTRL,
1055
AUX_EN_FIFO_READ | CLR_EDID_FIFO, 0x00);
1056
}
1057
1058
/* Leave AUX user mode */
1059
it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, 0);
1060
1061
return ret;
1062
}
1063
1064
static ssize_t it6505_aux_do_transfer(struct it6505 *it6505,
1065
enum aux_cmd_type cmd,
1066
unsigned int address, u8 *buffer,
1067
size_t size, enum aux_cmd_reply *reply)
1068
{
1069
int i, ret_size, ret = 0, request_size;
1070
int fifo_max_size = (cmd == CMD_AUX_I2C_EDID_READ || cmd == CMD_AUX_GET_KSV_LIST) ?
1071
AUX_FIFO_MAX_SIZE : 4;
1072
1073
mutex_lock(&it6505->aux_lock);
1074
i = 0;
1075
do {
1076
request_size = min_t(int, (int)size - i, fifo_max_size);
1077
1078
ret_size = it6505_aux_operation(it6505, cmd, address + i,
1079
buffer + i, request_size,
1080
reply);
1081
if (ret_size < 0) {
1082
ret = ret_size;
1083
goto aux_op_err;
1084
}
1085
1086
i += request_size;
1087
ret += ret_size;
1088
} while (i < size);
1089
1090
aux_op_err:
1091
mutex_unlock(&it6505->aux_lock);
1092
return ret;
1093
}
1094
1095
static bool it6505_aux_i2c_reply_defer(u8 reply)
1096
{
1097
if (reply == DP_AUX_NATIVE_REPLY_DEFER || reply == DP_AUX_I2C_REPLY_DEFER)
1098
return true;
1099
return false;
1100
}
1101
1102
static bool it6505_aux_i2c_reply_nack(u8 reply)
1103
{
1104
if (reply == DP_AUX_NATIVE_REPLY_NACK || reply == DP_AUX_I2C_REPLY_NACK)
1105
return true;
1106
return false;
1107
}
1108
1109
static int it6505_aux_i2c_wait(struct it6505 *it6505, u8 *reply)
1110
{
1111
int err = 0;
1112
unsigned long timeout;
1113
struct device *dev = it6505->dev;
1114
1115
timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1;
1116
1117
do {
1118
if (it6505_read(it6505, REG_AUX_USER_CTRL) & AUX_EVENT)
1119
break;
1120
if (time_after(jiffies, timeout)) {
1121
dev_err(dev, "Timed out waiting AUX I2C, BUSY = %X\n",
1122
it6505_aux_op_finished(it6505));
1123
err = -ETIMEDOUT;
1124
goto end_aux_i2c_wait;
1125
}
1126
usleep_range(300, 800);
1127
} while (!it6505_aux_op_finished(it6505));
1128
1129
*reply = it6505_read(it6505, REG_AUX_USER_REPLY) >> 4;
1130
1131
if (*reply == 0)
1132
goto end_aux_i2c_wait;
1133
1134
if (it6505_aux_i2c_reply_defer(*reply))
1135
err = -EBUSY;
1136
else if (it6505_aux_i2c_reply_nack(*reply))
1137
err = -ENXIO;
1138
1139
end_aux_i2c_wait:
1140
it6505_set_bits(it6505, REG_AUX_USER_CTRL, USER_AUX_DONE, USER_AUX_DONE);
1141
return err;
1142
}
1143
1144
static int it6505_aux_i2c_readb(struct it6505 *it6505, u8 *buf, size_t size, u8 *reply)
1145
{
1146
int ret, i;
1147
int retry;
1148
1149
for (retry = 0; retry < AUX_I2C_DEFER_RETRY; retry++) {
1150
it6505_write(it6505, REG_AUX_CMD_REQ, CMD_AUX_GI2C_READ);
1151
1152
ret = it6505_aux_i2c_wait(it6505, reply);
1153
if (it6505_aux_i2c_reply_defer(*reply))
1154
continue;
1155
if (ret >= 0)
1156
break;
1157
}
1158
1159
for (i = 0; i < size; i++)
1160
buf[i] = it6505_read(it6505, REG_AUX_USER_RXB(0 + i));
1161
1162
return size;
1163
}
1164
1165
static int it6505_aux_i2c_writeb(struct it6505 *it6505, u8 *buf, size_t size, u8 *reply)
1166
{
1167
int i, ret;
1168
int retry;
1169
1170
for (i = 0; i < size; i++)
1171
it6505_write(it6505, REG_AUX_OUT_DATA0 + i, buf[i]);
1172
1173
for (retry = 0; retry < AUX_I2C_DEFER_RETRY; retry++) {
1174
it6505_write(it6505, REG_AUX_CMD_REQ, CMD_AUX_GI2C_WRITE);
1175
1176
ret = it6505_aux_i2c_wait(it6505, reply);
1177
if (it6505_aux_i2c_reply_defer(*reply))
1178
continue;
1179
if (ret >= 0)
1180
break;
1181
}
1182
return size;
1183
}
1184
1185
static ssize_t it6505_aux_i2c_operation(struct it6505 *it6505,
1186
struct drm_dp_aux_msg *msg)
1187
{
1188
int ret;
1189
ssize_t request_size, data_cnt = 0;
1190
u8 *buffer = msg->buffer;
1191
1192
/* set AUX user mode */
1193
it6505_set_bits(it6505, REG_AUX_CTRL,
1194
AUX_USER_MODE | AUX_NO_SEGMENT_WR, AUX_USER_MODE);
1195
it6505_set_bits(it6505, REG_AUX_USER_CTRL, EN_USER_AUX, EN_USER_AUX);
1196
/* clear AUX FIFO */
1197
it6505_set_bits(it6505, REG_AUX_CTRL,
1198
AUX_EN_FIFO_READ | CLR_EDID_FIFO,
1199
AUX_EN_FIFO_READ | CLR_EDID_FIFO);
1200
1201
it6505_set_bits(it6505, REG_AUX_CTRL,
1202
AUX_EN_FIFO_READ | CLR_EDID_FIFO, 0x00);
1203
1204
it6505_write(it6505, REG_AUX_ADR_0_7, 0x00);
1205
it6505_write(it6505, REG_AUX_ADR_8_15, msg->address << 1);
1206
1207
if (msg->size == 0) {
1208
/* IIC Start/STOP dummy write */
1209
it6505_write(it6505, REG_AUX_ADR_16_19, msg->request);
1210
it6505_write(it6505, REG_AUX_CMD_REQ, CMD_AUX_GI2C_ADR);
1211
ret = it6505_aux_i2c_wait(it6505, &msg->reply);
1212
goto end_aux_i2c_transfer;
1213
}
1214
1215
/* IIC data transfer */
1216
data_cnt = 0;
1217
do {
1218
request_size = min_t(ssize_t, msg->size - data_cnt, AUX_I2C_MAX_SIZE);
1219
it6505_write(it6505, REG_AUX_ADR_16_19,
1220
msg->request | ((request_size - 1) << 4));
1221
if ((msg->request & DP_AUX_I2C_READ) == DP_AUX_I2C_READ)
1222
ret = it6505_aux_i2c_readb(it6505, &buffer[data_cnt],
1223
request_size, &msg->reply);
1224
else
1225
ret = it6505_aux_i2c_writeb(it6505, &buffer[data_cnt],
1226
request_size, &msg->reply);
1227
1228
if (ret < 0)
1229
goto end_aux_i2c_transfer;
1230
1231
data_cnt += request_size;
1232
} while (data_cnt < msg->size);
1233
ret = data_cnt;
1234
end_aux_i2c_transfer:
1235
1236
it6505_set_bits(it6505, REG_AUX_USER_CTRL, EN_USER_AUX, 0);
1237
it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, 0);
1238
return ret;
1239
}
1240
1241
static ssize_t it6505_aux_i2c_transfer(struct drm_dp_aux *aux,
1242
struct drm_dp_aux_msg *msg)
1243
{
1244
struct it6505 *it6505 = container_of(aux, struct it6505, aux);
1245
1246
guard(mutex)(&it6505->aux_lock);
1247
return it6505_aux_i2c_operation(it6505, msg);
1248
}
1249
1250
static ssize_t it6505_aux_transfer(struct drm_dp_aux *aux,
1251
struct drm_dp_aux_msg *msg)
1252
{
1253
struct it6505 *it6505 = container_of(aux, struct it6505, aux);
1254
u8 cmd;
1255
bool is_i2c = !(msg->request & DP_AUX_NATIVE_WRITE);
1256
int ret;
1257
enum aux_cmd_reply reply;
1258
1259
if (is_i2c)
1260
return it6505_aux_i2c_transfer(aux, msg);
1261
1262
switch (msg->request) {
1263
case DP_AUX_NATIVE_READ:
1264
cmd = CMD_AUX_NATIVE_READ;
1265
break;
1266
case DP_AUX_NATIVE_WRITE:
1267
cmd = CMD_AUX_NATIVE_WRITE;
1268
break;
1269
default:
1270
return -EINVAL;
1271
}
1272
1273
ret = it6505_aux_do_transfer(it6505, cmd, msg->address, msg->buffer,
1274
msg->size, &reply);
1275
if (ret < 0)
1276
return ret;
1277
1278
switch (reply) {
1279
case REPLY_ACK:
1280
msg->reply = DP_AUX_NATIVE_REPLY_ACK;
1281
break;
1282
case REPLY_NACK:
1283
msg->reply = DP_AUX_NATIVE_REPLY_NACK;
1284
break;
1285
case REPLY_DEFER:
1286
msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
1287
break;
1288
}
1289
1290
return ret;
1291
}
1292
1293
static int it6505_get_edid_block(void *data, u8 *buf, unsigned int block,
1294
size_t len)
1295
{
1296
struct it6505 *it6505 = data;
1297
struct device *dev = it6505->dev;
1298
enum aux_cmd_reply reply;
1299
int offset, ret, aux_retry = 100;
1300
1301
it6505_aux_reset(it6505);
1302
DRM_DEV_DEBUG_DRIVER(dev, "block number = %d", block);
1303
1304
for (offset = 0; offset < EDID_LENGTH;) {
1305
ret = it6505_aux_do_transfer(it6505, CMD_AUX_I2C_EDID_READ,
1306
block * EDID_LENGTH + offset,
1307
buf + offset, 8, &reply);
1308
1309
if (ret < 0 && ret != -EAGAIN)
1310
return ret;
1311
1312
switch (reply) {
1313
case REPLY_ACK:
1314
DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x]: %8ph", offset,
1315
buf + offset);
1316
offset += 8;
1317
aux_retry = 100;
1318
break;
1319
case REPLY_NACK:
1320
return -EIO;
1321
case REPLY_DEFER:
1322
msleep(20);
1323
if (!(--aux_retry))
1324
return -EIO;
1325
}
1326
}
1327
1328
return 0;
1329
}
1330
1331
static int it6505_get_ksvlist(struct it6505 *it6505, u8 *buf, size_t len)
1332
{
1333
struct device *dev = it6505->dev;
1334
enum aux_cmd_reply reply;
1335
int request_size, ret;
1336
int i = 0;
1337
1338
do {
1339
request_size = min_t(int, (int)len - i, 15);
1340
1341
ret = it6505_aux_do_transfer(it6505, CMD_AUX_GET_KSV_LIST,
1342
DP_AUX_HDCP_KSV_FIFO,
1343
buf + i, request_size, &reply);
1344
1345
DRM_DEV_DEBUG_DRIVER(dev, "request_size = %d, ret =%d", request_size, ret);
1346
if (ret < 0)
1347
return ret;
1348
1349
i += request_size;
1350
} while (i < len);
1351
1352
DRM_DEV_DEBUG_DRIVER(dev, "ksv read cnt = %d down_stream_cnt=%d ", i, i / 5);
1353
1354
for (i = 0 ; i < len; i += 5) {
1355
DRM_DEV_DEBUG_DRIVER(dev, "ksv[%d] = %02X%02X%02X%02X%02X",
1356
i / 5, buf[i], buf[i + 1], buf[i + 2], buf[i + 3], buf[i + 4]);
1357
}
1358
1359
return len;
1360
}
1361
1362
static void it6505_variable_config(struct it6505 *it6505)
1363
{
1364
it6505->link_rate_bw_code = HBR;
1365
it6505->lane_count = MAX_LANE_COUNT;
1366
it6505->link_state = LINK_IDLE;
1367
it6505->hdcp_desired = HDCP_DESIRED;
1368
it6505->auto_train_retry = AUTO_TRAIN_RETRY;
1369
it6505->audio.select = AUDIO_SELECT;
1370
it6505->audio.sample_rate = AUDIO_SAMPLE_RATE;
1371
it6505->audio.channel_count = AUDIO_CHANNEL_COUNT;
1372
it6505->audio.type = AUDIO_TYPE;
1373
it6505->audio.i2s_input_format = I2S_INPUT_FORMAT;
1374
it6505->audio.i2s_justified = I2S_JUSTIFIED;
1375
it6505->audio.i2s_data_delay = I2S_DATA_DELAY;
1376
it6505->audio.i2s_ws_channel = I2S_WS_CHANNEL;
1377
it6505->audio.i2s_data_sequence = I2S_DATA_SEQUENCE;
1378
it6505->audio.word_length = AUDIO_WORD_LENGTH;
1379
memset(it6505->sha1_input, 0, sizeof(it6505->sha1_input));
1380
memset(it6505->bksvs, 0, sizeof(it6505->bksvs));
1381
}
1382
1383
static int it6505_send_video_infoframe(struct it6505 *it6505,
1384
struct hdmi_avi_infoframe *frame)
1385
{
1386
u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
1387
int err;
1388
struct device *dev = it6505->dev;
1389
1390
err = hdmi_avi_infoframe_pack(frame, buffer, sizeof(buffer));
1391
if (err < 0) {
1392
dev_err(dev, "Failed to pack AVI infoframe: %d", err);
1393
return err;
1394
}
1395
1396
err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT, 0x00);
1397
if (err)
1398
return err;
1399
1400
err = regmap_bulk_write(it6505->regmap, REG_AVI_INFO_DB1,
1401
buffer + HDMI_INFOFRAME_HEADER_SIZE,
1402
frame->length);
1403
if (err)
1404
return err;
1405
1406
err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT,
1407
EN_AVI_PKT);
1408
if (err)
1409
return err;
1410
1411
return 0;
1412
}
1413
1414
static void it6505_get_extcon_property(struct it6505 *it6505)
1415
{
1416
int err;
1417
union extcon_property_value property;
1418
struct device *dev = it6505->dev;
1419
1420
if (it6505->extcon && !it6505->lane_swap_disabled) {
1421
err = extcon_get_property(it6505->extcon, EXTCON_DISP_DP,
1422
EXTCON_PROP_USB_TYPEC_POLARITY,
1423
&property);
1424
if (err) {
1425
dev_err(dev, "get property fail!");
1426
return;
1427
}
1428
it6505->lane_swap = property.intval;
1429
}
1430
}
1431
1432
static void it6505_clk_phase_adjustment(struct it6505 *it6505,
1433
const struct drm_display_mode *mode)
1434
{
1435
int clock = mode->clock;
1436
1437
it6505_set_bits(it6505, REG_CLK_CTRL0, M_PCLK_DELAY,
1438
clock < ADJUST_PHASE_THRESHOLD ? PIXEL_CLK_DELAY : 0);
1439
it6505_set_bits(it6505, REG_DATA_CTRL0, VIDEO_LATCH_EDGE,
1440
PIXEL_CLK_INVERSE << 4);
1441
}
1442
1443
static void it6505_link_reset_step_train(struct it6505 *it6505)
1444
{
1445
it6505_set_bits(it6505, REG_TRAIN_CTRL0,
1446
FORCE_CR_DONE | FORCE_EQ_DONE, 0x00);
1447
it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1448
DP_TRAINING_PATTERN_DISABLE);
1449
}
1450
1451
static void it6505_init(struct it6505 *it6505)
1452
{
1453
it6505_write(it6505, REG_AUX_OPT, AUX_AUTO_RST | AUX_FIX_FREQ);
1454
it6505_write(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR);
1455
it6505_write(it6505, REG_HDCP_CTRL2, HDCP_AN_SEL | HDCP_HW_HPDIRQ_ACT);
1456
it6505_write(it6505, REG_VID_BUS_CTRL0, IN_DDR | DDR_CD);
1457
it6505_write(it6505, REG_VID_BUS_CTRL1, 0x01);
1458
it6505_write(it6505, REG_AUDIO_CTRL0, AUDIO_16B_BOUND);
1459
1460
/* chip internal setting, don't modify */
1461
it6505_write(it6505, REG_HPD_IRQ_TIME, 0xF5);
1462
it6505_write(it6505, REG_AUX_DEBUG_MODE, 0x4D);
1463
it6505_write(it6505, REG_AUX_OPT2, 0x17);
1464
it6505_write(it6505, REG_HDCP_OPT, 0x60);
1465
it6505_write(it6505, REG_DATA_MUTE_CTRL,
1466
EN_VID_MUTE | EN_AUD_MUTE | ENABLE_AUTO_VIDEO_FIFO_RESET);
1467
it6505_write(it6505, REG_TIME_STMP_CTRL,
1468
EN_SSC_GAT | EN_ENHANCE_VID_STMP | EN_ENHANCE_AUD_STMP);
1469
it6505_write(it6505, REG_INFOFRAME_CTRL, 0x00);
1470
it6505_write(it6505, REG_DRV_0_DB_800_MV,
1471
afe_setting_table[it6505->afe_setting][0]);
1472
it6505_write(it6505, REG_PRE_0_DB_800_MV,
1473
afe_setting_table[it6505->afe_setting][1]);
1474
it6505_write(it6505, REG_PRE_3P5_DB_800_MV,
1475
afe_setting_table[it6505->afe_setting][2]);
1476
it6505_write(it6505, REG_SSC_CTRL0, 0x9E);
1477
it6505_write(it6505, REG_SSC_CTRL1, 0x1C);
1478
it6505_write(it6505, REG_SSC_CTRL2, 0x42);
1479
}
1480
1481
static void it6505_video_disable(struct it6505 *it6505)
1482
{
1483
it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE);
1484
it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00);
1485
it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET);
1486
}
1487
1488
static void it6505_video_reset(struct it6505 *it6505)
1489
{
1490
it6505_link_reset_step_train(it6505);
1491
it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE);
1492
it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00);
1493
1494
it6505_set_bits(it6505, REG_VID_BUS_CTRL1, TX_FIFO_RESET, TX_FIFO_RESET);
1495
it6505_set_bits(it6505, REG_VID_BUS_CTRL1, TX_FIFO_RESET, 0x00);
1496
1497
it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, RST_501_FIFO);
1498
it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, 0x00);
1499
1500
it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET);
1501
usleep_range(1000, 2000);
1502
it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, 0x00);
1503
}
1504
1505
static void it6505_update_video_parameter(struct it6505 *it6505,
1506
const struct drm_display_mode *mode)
1507
{
1508
it6505_clk_phase_adjustment(it6505, mode);
1509
it6505_video_disable(it6505);
1510
}
1511
1512
static bool it6505_audio_input(struct it6505 *it6505)
1513
{
1514
int reg05, regbe;
1515
1516
reg05 = it6505_read(it6505, REG_RESET_CTRL);
1517
it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00);
1518
usleep_range(3000, 4000);
1519
regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ);
1520
it6505_write(it6505, REG_RESET_CTRL, reg05);
1521
1522
return regbe != 0xFF;
1523
}
1524
1525
static void it6505_setup_audio_channel_status(struct it6505 *it6505)
1526
{
1527
enum it6505_audio_sample_rate sample_rate = it6505->audio.sample_rate;
1528
u8 audio_word_length_map[] = { 0x02, 0x04, 0x03, 0x0B };
1529
1530
/* Channel Status */
1531
it6505_write(it6505, REG_IEC958_STS0, it6505->audio.type << 1);
1532
it6505_write(it6505, REG_IEC958_STS1, 0x00);
1533
it6505_write(it6505, REG_IEC958_STS2, 0x00);
1534
it6505_write(it6505, REG_IEC958_STS3, sample_rate);
1535
it6505_write(it6505, REG_IEC958_STS4, (~sample_rate << 4) |
1536
audio_word_length_map[it6505->audio.word_length]);
1537
}
1538
1539
static void it6505_setup_audio_format(struct it6505 *it6505)
1540
{
1541
/* I2S MODE */
1542
it6505_write(it6505, REG_AUDIO_FMT,
1543
(it6505->audio.word_length << 5) |
1544
(it6505->audio.i2s_data_sequence << 4) |
1545
(it6505->audio.i2s_ws_channel << 3) |
1546
(it6505->audio.i2s_data_delay << 2) |
1547
(it6505->audio.i2s_justified << 1) |
1548
it6505->audio.i2s_input_format);
1549
if (it6505->audio.select == SPDIF) {
1550
it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0x00);
1551
/* 0x30 = 128*FS */
1552
it6505_set_bits(it6505, REG_AUX_OPT, 0xF0, 0x30);
1553
} else {
1554
it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0xE4);
1555
}
1556
1557
it6505_write(it6505, REG_AUDIO_CTRL0, 0x20);
1558
it6505_write(it6505, REG_AUDIO_CTRL1, 0x00);
1559
}
1560
1561
static void it6505_enable_audio_source(struct it6505 *it6505)
1562
{
1563
unsigned int audio_source_count;
1564
1565
audio_source_count = BIT(DIV_ROUND_UP(it6505->audio.channel_count, 2))
1566
- 1;
1567
1568
audio_source_count |= it6505->audio.select << 4;
1569
1570
it6505_write(it6505, REG_AUDIO_SRC_CTRL, audio_source_count);
1571
}
1572
1573
static void it6505_enable_audio_infoframe(struct it6505 *it6505)
1574
{
1575
struct device *dev = it6505->dev;
1576
u8 audio_info_ca[] = { 0x00, 0x00, 0x01, 0x03, 0x07, 0x0B, 0x0F, 0x1F };
1577
1578
DRM_DEV_DEBUG_DRIVER(dev, "infoframe channel_allocation:0x%02x",
1579
audio_info_ca[it6505->audio.channel_count - 1]);
1580
1581
it6505_write(it6505, REG_AUD_INFOFRAM_DB1, it6505->audio.channel_count
1582
- 1);
1583
it6505_write(it6505, REG_AUD_INFOFRAM_DB2, 0x00);
1584
it6505_write(it6505, REG_AUD_INFOFRAM_DB3,
1585
audio_info_ca[it6505->audio.channel_count - 1]);
1586
it6505_write(it6505, REG_AUD_INFOFRAM_DB4, 0x00);
1587
it6505_write(it6505, REG_AUD_INFOFRAM_SUM, 0x00);
1588
1589
/* Enable Audio InfoFrame */
1590
it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT,
1591
EN_AUD_CTRL_PKT);
1592
}
1593
1594
static void it6505_disable_audio(struct it6505 *it6505)
1595
{
1596
it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, EN_AUD_MUTE);
1597
it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, M_AUDIO_I2S_EN, 0x00);
1598
it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT, 0x00);
1599
it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, AUDIO_RESET);
1600
}
1601
1602
static void it6505_enable_audio(struct it6505 *it6505)
1603
{
1604
struct device *dev = it6505->dev;
1605
int regbe;
1606
1607
DRM_DEV_DEBUG_DRIVER(dev, "start");
1608
it6505_disable_audio(it6505);
1609
1610
it6505_setup_audio_channel_status(it6505);
1611
it6505_setup_audio_format(it6505);
1612
it6505_enable_audio_source(it6505);
1613
it6505_enable_audio_infoframe(it6505);
1614
1615
it6505_write(it6505, REG_AUDIO_N_0_7, 0x00);
1616
it6505_write(it6505, REG_AUDIO_N_8_15, 0x80);
1617
it6505_write(it6505, REG_AUDIO_N_16_23, 0x00);
1618
1619
it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET,
1620
AUDIO_FIFO_RESET);
1621
it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET, 0x00);
1622
it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00);
1623
regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ);
1624
DRM_DEV_DEBUG_DRIVER(dev, "regbe:0x%02x audio input fs: %d.%d kHz",
1625
regbe, 6750 / regbe, (6750 % regbe) * 10 / regbe);
1626
it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, 0x00);
1627
}
1628
1629
static bool it6505_use_step_train_check(struct it6505 *it6505)
1630
{
1631
if (it6505->link.revision >= 0x12)
1632
return it6505->dpcd[DP_TRAINING_AUX_RD_INTERVAL] >= 0x01;
1633
1634
return true;
1635
}
1636
1637
static void it6505_parse_link_capabilities(struct it6505 *it6505)
1638
{
1639
struct device *dev = it6505->dev;
1640
struct it6505_drm_dp_link *link = &it6505->link;
1641
int bcaps;
1642
1643
if (it6505->dpcd[0] == 0) {
1644
dev_err(dev, "DPCD is not initialized");
1645
return;
1646
}
1647
1648
memset(link, 0, sizeof(*link));
1649
1650
link->revision = it6505->dpcd[0];
1651
link->rate = drm_dp_bw_code_to_link_rate(it6505->dpcd[1]);
1652
link->num_lanes = it6505->dpcd[2] & DP_MAX_LANE_COUNT_MASK;
1653
1654
if (it6505->dpcd[2] & DP_ENHANCED_FRAME_CAP)
1655
link->capabilities = DP_ENHANCED_FRAME_CAP;
1656
1657
DRM_DEV_DEBUG_DRIVER(dev, "DPCD Rev.: %d.%d",
1658
link->revision >> 4, link->revision & 0x0F);
1659
1660
DRM_DEV_DEBUG_DRIVER(dev, "Sink max link rate: %d.%02d Gbps per lane",
1661
link->rate / 100000, link->rate / 1000 % 100);
1662
1663
it6505->link_rate_bw_code = drm_dp_link_rate_to_bw_code(link->rate);
1664
DRM_DEV_DEBUG_DRIVER(dev, "link rate bw code:0x%02x",
1665
it6505->link_rate_bw_code);
1666
it6505->link_rate_bw_code = min_t(int, it6505->link_rate_bw_code,
1667
MAX_LINK_RATE);
1668
1669
it6505->lane_count = link->num_lanes;
1670
DRM_DEV_DEBUG_DRIVER(dev, "Sink support %d lanes training",
1671
it6505->lane_count);
1672
it6505->lane_count = min_t(int, it6505->lane_count,
1673
it6505->max_lane_count);
1674
1675
it6505->branch_device = drm_dp_is_branch(it6505->dpcd);
1676
DRM_DEV_DEBUG_DRIVER(dev, "Sink %sbranch device",
1677
it6505->branch_device ? "" : "Not ");
1678
1679
it6505->enable_enhanced_frame = link->capabilities;
1680
DRM_DEV_DEBUG_DRIVER(dev, "Sink %sSupport Enhanced Framing",
1681
it6505->enable_enhanced_frame ? "" : "Not ");
1682
1683
it6505->enable_ssc = (it6505->dpcd[DP_MAX_DOWNSPREAD] &
1684
DP_MAX_DOWNSPREAD_0_5);
1685
DRM_DEV_DEBUG_DRIVER(dev, "Maximum Down-Spread: %s, %ssupport SSC!",
1686
it6505->enable_ssc ? "0.5" : "0",
1687
it6505->enable_ssc ? "" : "Not ");
1688
1689
it6505->step_train = it6505_use_step_train_check(it6505);
1690
if (it6505->step_train)
1691
DRM_DEV_DEBUG_DRIVER(dev, "auto train fail, will step train");
1692
1693
bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS);
1694
DRM_DEV_DEBUG_DRIVER(dev, "bcaps:0x%02x", bcaps);
1695
if (bcaps & DP_BCAPS_HDCP_CAPABLE) {
1696
it6505->is_repeater = (bcaps & DP_BCAPS_REPEATER_PRESENT);
1697
DRM_DEV_DEBUG_DRIVER(dev, "Support HDCP! Downstream is %s!",
1698
it6505->is_repeater ? "repeater" :
1699
"receiver");
1700
} else {
1701
DRM_DEV_DEBUG_DRIVER(dev, "Sink not support HDCP!");
1702
it6505->hdcp_desired = false;
1703
}
1704
DRM_DEV_DEBUG_DRIVER(dev, "HDCP %s",
1705
it6505->hdcp_desired ? "desired" : "undesired");
1706
}
1707
1708
static void it6505_setup_ssc(struct it6505 *it6505)
1709
{
1710
it6505_set_bits(it6505, REG_TRAIN_CTRL0, SPREAD_AMP_5,
1711
it6505->enable_ssc ? SPREAD_AMP_5 : 0x00);
1712
if (it6505->enable_ssc) {
1713
it6505_write(it6505, REG_SSC_CTRL0, 0x9E);
1714
it6505_write(it6505, REG_SSC_CTRL1, 0x1C);
1715
it6505_write(it6505, REG_SSC_CTRL2, 0x42);
1716
it6505_write(it6505, REG_SP_CTRL0, 0x07);
1717
it6505_write(it6505, REG_IP_CTRL1, 0x29);
1718
it6505_write(it6505, REG_IP_CTRL2, 0x03);
1719
/* Stamp Interrupt Step */
1720
it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP,
1721
0x10);
1722
it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL,
1723
DP_SPREAD_AMP_0_5);
1724
} else {
1725
it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL, 0x00);
1726
it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP,
1727
0x00);
1728
}
1729
}
1730
1731
static inline void it6505_link_rate_setup(struct it6505 *it6505)
1732
{
1733
it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_LBR,
1734
(it6505->link_rate_bw_code == RBR) ? FORCE_LBR : 0x00);
1735
it6505_set_bits(it6505, REG_LINK_DRV, DRV_HS,
1736
(it6505->link_rate_bw_code == RBR) ? 0x00 : DRV_HS);
1737
}
1738
1739
static void it6505_lane_count_setup(struct it6505 *it6505)
1740
{
1741
it6505_get_extcon_property(it6505);
1742
it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_SWAP,
1743
it6505->lane_swap ? LANE_SWAP : 0x00);
1744
it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_COUNT_MASK,
1745
(it6505->lane_count - 1) << 1);
1746
}
1747
1748
static void it6505_link_training_setup(struct it6505 *it6505)
1749
{
1750
struct device *dev = it6505->dev;
1751
1752
if (it6505->enable_enhanced_frame)
1753
it6505_set_bits(it6505, REG_DATA_MUTE_CTRL,
1754
ENABLE_ENHANCED_FRAME, ENABLE_ENHANCED_FRAME);
1755
1756
it6505_link_rate_setup(it6505);
1757
it6505_lane_count_setup(it6505);
1758
it6505_setup_ssc(it6505);
1759
DRM_DEV_DEBUG_DRIVER(dev,
1760
"%s, %d lanes, %sable ssc, %sable enhanced frame",
1761
it6505->link_rate_bw_code != RBR ? "HBR" : "RBR",
1762
it6505->lane_count,
1763
it6505->enable_ssc ? "en" : "dis",
1764
it6505->enable_enhanced_frame ? "en" : "dis");
1765
}
1766
1767
static bool it6505_link_start_auto_train(struct it6505 *it6505)
1768
{
1769
int timeout = 500, link_training_state;
1770
bool state = false;
1771
1772
mutex_lock(&it6505->aux_lock);
1773
it6505_set_bits(it6505, REG_TRAIN_CTRL0,
1774
FORCE_CR_DONE | FORCE_EQ_DONE, 0x00);
1775
it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN);
1776
it6505_write(it6505, REG_TRAIN_CTRL1, AUTO_TRAIN);
1777
1778
while (timeout > 0) {
1779
usleep_range(1000, 2000);
1780
link_training_state = it6505_read(it6505, REG_LINK_TRAIN_STS);
1781
1782
if (link_training_state > 0 &&
1783
(link_training_state & LINK_STATE_NORP)) {
1784
state = true;
1785
goto unlock;
1786
}
1787
1788
timeout--;
1789
}
1790
unlock:
1791
mutex_unlock(&it6505->aux_lock);
1792
1793
return state;
1794
}
1795
1796
static int it6505_drm_dp_link_configure(struct it6505 *it6505)
1797
{
1798
u8 values[2];
1799
int err;
1800
struct drm_dp_aux *aux = &it6505->aux;
1801
1802
values[0] = it6505->link_rate_bw_code;
1803
values[1] = it6505->lane_count;
1804
1805
if (it6505->enable_enhanced_frame)
1806
values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
1807
1808
err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
1809
if (err < 0)
1810
return err;
1811
1812
return 0;
1813
}
1814
1815
static bool it6505_check_voltage_swing_max(u8 lane_voltage_swing_pre_emphasis)
1816
{
1817
return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_CR_LEVEL);
1818
}
1819
1820
static bool it6505_check_pre_emphasis_max(u8 lane_voltage_swing_pre_emphasis)
1821
{
1822
return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_EQ_LEVEL);
1823
}
1824
1825
static bool it6505_check_max_voltage_swing_reached(u8 *lane_voltage_swing,
1826
u8 lane_count)
1827
{
1828
u8 i;
1829
1830
for (i = 0; i < lane_count; i++) {
1831
if (lane_voltage_swing[i] & DP_TRAIN_MAX_SWING_REACHED)
1832
return true;
1833
}
1834
1835
return false;
1836
}
1837
1838
static bool
1839
step_train_lane_voltage_para_set(struct it6505 *it6505,
1840
struct it6505_step_train_para
1841
*lane_voltage_pre_emphasis,
1842
u8 *lane_voltage_pre_emphasis_set)
1843
{
1844
u8 *voltage_swing = lane_voltage_pre_emphasis->voltage_swing;
1845
u8 *pre_emphasis = lane_voltage_pre_emphasis->pre_emphasis;
1846
u8 i;
1847
1848
for (i = 0; i < it6505->lane_count; i++) {
1849
voltage_swing[i] &= 0x03;
1850
lane_voltage_pre_emphasis_set[i] = voltage_swing[i];
1851
if (it6505_check_voltage_swing_max(voltage_swing[i]))
1852
lane_voltage_pre_emphasis_set[i] |=
1853
DP_TRAIN_MAX_SWING_REACHED;
1854
1855
pre_emphasis[i] &= 0x03;
1856
lane_voltage_pre_emphasis_set[i] |= pre_emphasis[i]
1857
<< DP_TRAIN_PRE_EMPHASIS_SHIFT;
1858
if (it6505_check_pre_emphasis_max(pre_emphasis[i]))
1859
lane_voltage_pre_emphasis_set[i] |=
1860
DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1861
it6505_dpcd_write(it6505, DP_TRAINING_LANE0_SET + i,
1862
lane_voltage_pre_emphasis_set[i]);
1863
1864
if (lane_voltage_pre_emphasis_set[i] !=
1865
it6505_dpcd_read(it6505, DP_TRAINING_LANE0_SET + i))
1866
return false;
1867
}
1868
1869
return true;
1870
}
1871
1872
static bool
1873
it6505_step_cr_train(struct it6505 *it6505,
1874
struct it6505_step_train_para *lane_voltage_pre_emphasis)
1875
{
1876
u8 loop_count = 0, i = 0, j;
1877
u8 link_status[DP_LINK_STATUS_SIZE] = { 0 };
1878
u8 lane_level_config[MAX_LANE_COUNT] = { 0 };
1879
int pre_emphasis_adjust = -1, voltage_swing_adjust = -1;
1880
const struct drm_dp_aux *aux = &it6505->aux;
1881
1882
it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL,
1883
it6505->enable_ssc ? DP_SPREAD_AMP_0_5 : 0x00);
1884
it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1885
DP_TRAINING_PATTERN_1);
1886
1887
while (loop_count < 5 && i < 10) {
1888
i++;
1889
if (!step_train_lane_voltage_para_set(it6505,
1890
lane_voltage_pre_emphasis,
1891
lane_level_config))
1892
continue;
1893
drm_dp_link_train_clock_recovery_delay(aux, it6505->dpcd);
1894
drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
1895
1896
if (drm_dp_clock_recovery_ok(link_status, it6505->lane_count)) {
1897
it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_CR_DONE,
1898
FORCE_CR_DONE);
1899
return true;
1900
}
1901
DRM_DEV_DEBUG_DRIVER(it6505->dev, "cr not done");
1902
1903
if (it6505_check_max_voltage_swing_reached(lane_level_config,
1904
it6505->lane_count))
1905
goto cr_train_fail;
1906
1907
for (j = 0; j < it6505->lane_count; j++) {
1908
lane_voltage_pre_emphasis->voltage_swing[j] =
1909
drm_dp_get_adjust_request_voltage(link_status,
1910
j) >>
1911
DP_TRAIN_VOLTAGE_SWING_SHIFT;
1912
lane_voltage_pre_emphasis->pre_emphasis[j] =
1913
drm_dp_get_adjust_request_pre_emphasis(link_status,
1914
j) >>
1915
DP_TRAIN_PRE_EMPHASIS_SHIFT;
1916
if (voltage_swing_adjust ==
1917
lane_voltage_pre_emphasis->voltage_swing[j] &&
1918
pre_emphasis_adjust ==
1919
lane_voltage_pre_emphasis->pre_emphasis[j]) {
1920
loop_count++;
1921
continue;
1922
}
1923
1924
voltage_swing_adjust =
1925
lane_voltage_pre_emphasis->voltage_swing[j];
1926
pre_emphasis_adjust =
1927
lane_voltage_pre_emphasis->pre_emphasis[j];
1928
loop_count = 0;
1929
1930
if (voltage_swing_adjust + pre_emphasis_adjust >
1931
MAX_EQ_LEVEL)
1932
lane_voltage_pre_emphasis->voltage_swing[j] =
1933
MAX_EQ_LEVEL -
1934
lane_voltage_pre_emphasis
1935
->pre_emphasis[j];
1936
}
1937
}
1938
1939
cr_train_fail:
1940
it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1941
DP_TRAINING_PATTERN_DISABLE);
1942
1943
return false;
1944
}
1945
1946
static bool
1947
it6505_step_eq_train(struct it6505 *it6505,
1948
struct it6505_step_train_para *lane_voltage_pre_emphasis)
1949
{
1950
u8 loop_count = 0, i, link_status[DP_LINK_STATUS_SIZE] = { 0 };
1951
u8 lane_level_config[MAX_LANE_COUNT] = { 0 };
1952
const struct drm_dp_aux *aux = &it6505->aux;
1953
1954
it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1955
DP_TRAINING_PATTERN_2);
1956
1957
while (loop_count < 6) {
1958
loop_count++;
1959
1960
if (!step_train_lane_voltage_para_set(it6505,
1961
lane_voltage_pre_emphasis,
1962
lane_level_config))
1963
continue;
1964
1965
drm_dp_link_train_channel_eq_delay(aux, it6505->dpcd);
1966
drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
1967
1968
if (!drm_dp_clock_recovery_ok(link_status, it6505->lane_count))
1969
goto eq_train_fail;
1970
1971
if (drm_dp_channel_eq_ok(link_status, it6505->lane_count)) {
1972
it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
1973
DP_TRAINING_PATTERN_DISABLE);
1974
it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_EQ_DONE,
1975
FORCE_EQ_DONE);
1976
return true;
1977
}
1978
DRM_DEV_DEBUG_DRIVER(it6505->dev, "eq not done");
1979
1980
for (i = 0; i < it6505->lane_count; i++) {
1981
lane_voltage_pre_emphasis->voltage_swing[i] =
1982
drm_dp_get_adjust_request_voltage(link_status,
1983
i) >>
1984
DP_TRAIN_VOLTAGE_SWING_SHIFT;
1985
lane_voltage_pre_emphasis->pre_emphasis[i] =
1986
drm_dp_get_adjust_request_pre_emphasis(link_status,
1987
i) >>
1988
DP_TRAIN_PRE_EMPHASIS_SHIFT;
1989
1990
if (lane_voltage_pre_emphasis->voltage_swing[i] +
1991
lane_voltage_pre_emphasis->pre_emphasis[i] >
1992
MAX_EQ_LEVEL)
1993
lane_voltage_pre_emphasis->voltage_swing[i] =
1994
0x03 - lane_voltage_pre_emphasis
1995
->pre_emphasis[i];
1996
}
1997
}
1998
1999
eq_train_fail:
2000
it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
2001
DP_TRAINING_PATTERN_DISABLE);
2002
return false;
2003
}
2004
2005
static bool it6505_link_start_step_train(struct it6505 *it6505)
2006
{
2007
int err;
2008
struct it6505_step_train_para lane_voltage_pre_emphasis = {
2009
.voltage_swing = { 0 },
2010
.pre_emphasis = { 0 },
2011
};
2012
2013
DRM_DEV_DEBUG_DRIVER(it6505->dev, "start");
2014
err = it6505_drm_dp_link_configure(it6505);
2015
2016
if (err < 0)
2017
return false;
2018
if (!it6505_step_cr_train(it6505, &lane_voltage_pre_emphasis))
2019
return false;
2020
if (!it6505_step_eq_train(it6505, &lane_voltage_pre_emphasis))
2021
return false;
2022
return true;
2023
}
2024
2025
static bool it6505_get_video_status(struct it6505 *it6505)
2026
{
2027
int reg_0d;
2028
2029
reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
2030
2031
if (reg_0d < 0)
2032
return false;
2033
2034
return reg_0d & VIDEO_STB;
2035
}
2036
2037
static void it6505_reset_hdcp(struct it6505 *it6505)
2038
{
2039
it6505->hdcp_status = HDCP_AUTH_IDLE;
2040
/* Disable CP_Desired */
2041
it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00);
2042
it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, HDCP_RESET);
2043
}
2044
2045
static void it6505_start_hdcp(struct it6505 *it6505)
2046
{
2047
struct device *dev = it6505->dev;
2048
2049
DRM_DEV_DEBUG_DRIVER(dev, "start");
2050
it6505_reset_hdcp(it6505);
2051
queue_delayed_work(system_wq, &it6505->hdcp_work,
2052
msecs_to_jiffies(2400));
2053
}
2054
2055
static void it6505_stop_hdcp(struct it6505 *it6505)
2056
{
2057
it6505_reset_hdcp(it6505);
2058
cancel_delayed_work(&it6505->hdcp_work);
2059
}
2060
2061
static bool it6505_hdcp_is_ksv_valid(u8 *ksv)
2062
{
2063
int i, ones = 0;
2064
2065
/* KSV has 20 1's and 20 0's */
2066
for (i = 0; i < DRM_HDCP_KSV_LEN; i++)
2067
ones += hweight8(ksv[i]);
2068
if (ones != 20)
2069
return false;
2070
return true;
2071
}
2072
2073
static void it6505_hdcp_part1_auth(struct it6505 *it6505)
2074
{
2075
struct device *dev = it6505->dev;
2076
u8 hdcp_bcaps;
2077
2078
it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, 0x00);
2079
/* Disable CP_Desired */
2080
it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00);
2081
2082
usleep_range(1000, 1500);
2083
hdcp_bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS);
2084
DRM_DEV_DEBUG_DRIVER(dev, "DPCD[0x68028]: 0x%02x",
2085
hdcp_bcaps);
2086
2087
if (!hdcp_bcaps)
2088
return;
2089
2090
/* clear the repeater List Chk Done and fail bit */
2091
it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2092
HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL,
2093
0x00);
2094
2095
/* Enable An Generator */
2096
it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, HDCP_AN_GEN);
2097
/* delay1ms(10);*/
2098
usleep_range(10000, 15000);
2099
/* Stop An Generator */
2100
it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, 0x00);
2101
2102
it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, HDCP_CP_ENABLE);
2103
2104
it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_START,
2105
HDCP_TRIGGER_START);
2106
2107
it6505->hdcp_status = HDCP_AUTH_GOING;
2108
}
2109
2110
static int it6505_sha1_digest(struct it6505 *it6505, u8 *sha1_input,
2111
unsigned int size, u8 *output_av)
2112
{
2113
struct shash_desc *desc;
2114
struct crypto_shash *tfm;
2115
int err;
2116
struct device *dev = it6505->dev;
2117
2118
tfm = crypto_alloc_shash("sha1", 0, 0);
2119
if (IS_ERR(tfm)) {
2120
dev_err(dev, "crypto_alloc_shash sha1 failed");
2121
return PTR_ERR(tfm);
2122
}
2123
desc = kzalloc(sizeof(*desc) + crypto_shash_descsize(tfm), GFP_KERNEL);
2124
if (!desc) {
2125
crypto_free_shash(tfm);
2126
return -ENOMEM;
2127
}
2128
2129
desc->tfm = tfm;
2130
err = crypto_shash_digest(desc, sha1_input, size, output_av);
2131
if (err)
2132
dev_err(dev, "crypto_shash_digest sha1 failed");
2133
2134
crypto_free_shash(tfm);
2135
kfree(desc);
2136
return err;
2137
}
2138
2139
static int it6505_setup_sha1_input(struct it6505 *it6505, u8 *sha1_input)
2140
{
2141
struct device *dev = it6505->dev;
2142
u8 binfo[2];
2143
int down_stream_count, err, msg_count = 0;
2144
2145
err = it6505_get_dpcd(it6505, DP_AUX_HDCP_BINFO, binfo,
2146
ARRAY_SIZE(binfo));
2147
2148
if (err < 0) {
2149
dev_err(dev, "Read binfo value Fail");
2150
return err;
2151
}
2152
2153
down_stream_count = binfo[0] & 0x7F;
2154
DRM_DEV_DEBUG_DRIVER(dev, "binfo:0x%*ph", (int)ARRAY_SIZE(binfo),
2155
binfo);
2156
2157
if ((binfo[0] & BIT(7)) || (binfo[1] & BIT(3))) {
2158
dev_err(dev, "HDCP max cascade device exceed");
2159
return 0;
2160
}
2161
2162
if (!down_stream_count ||
2163
down_stream_count > MAX_HDCP_DOWN_STREAM_COUNT) {
2164
dev_err(dev, "HDCP down stream count Error %d",
2165
down_stream_count);
2166
return 0;
2167
}
2168
err = it6505_get_ksvlist(it6505, sha1_input, down_stream_count * 5);
2169
if (err < 0)
2170
return err;
2171
2172
msg_count += down_stream_count * 5;
2173
2174
it6505->hdcp_down_stream_count = down_stream_count;
2175
sha1_input[msg_count++] = binfo[0];
2176
sha1_input[msg_count++] = binfo[1];
2177
2178
it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ,
2179
HDCP_EN_M0_READ);
2180
2181
err = regmap_bulk_read(it6505->regmap, REG_M0_0_7,
2182
sha1_input + msg_count, 8);
2183
2184
it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ, 0x00);
2185
2186
if (err < 0) {
2187
dev_err(dev, " Warning, Read M value Fail");
2188
return err;
2189
}
2190
2191
msg_count += 8;
2192
2193
return msg_count;
2194
}
2195
2196
static bool it6505_hdcp_part2_ksvlist_check(struct it6505 *it6505)
2197
{
2198
struct device *dev = it6505->dev;
2199
u8 av[5][4], bv[5][4];
2200
int i, err, retry;
2201
2202
i = it6505_setup_sha1_input(it6505, it6505->sha1_input);
2203
if (i <= 0) {
2204
dev_err(dev, "SHA-1 Input length error %d", i);
2205
return false;
2206
}
2207
2208
it6505_sha1_digest(it6505, it6505->sha1_input, i, (u8 *)av);
2209
/*1B-05 V' must retry 3 times */
2210
for (retry = 0; retry < 3; retry++) {
2211
err = it6505_get_dpcd(it6505, DP_AUX_HDCP_V_PRIME(0), (u8 *)bv,
2212
sizeof(bv));
2213
2214
if (err < 0) {
2215
dev_err(dev, "Read V' value Fail %d", retry);
2216
continue;
2217
}
2218
2219
for (i = 0; i < 5; i++)
2220
if (bv[i][3] != av[i][0] || bv[i][2] != av[i][1] ||
2221
bv[i][1] != av[i][2] || bv[i][0] != av[i][3])
2222
break;
2223
2224
if (i == 5) {
2225
DRM_DEV_DEBUG_DRIVER(dev, "V' all match!! %d", retry);
2226
return true;
2227
}
2228
}
2229
2230
DRM_DEV_DEBUG_DRIVER(dev, "V' NOT match!! %d", retry);
2231
return false;
2232
}
2233
2234
static void it6505_hdcp_wait_ksv_list(struct work_struct *work)
2235
{
2236
struct it6505 *it6505 = container_of(work, struct it6505,
2237
hdcp_wait_ksv_list);
2238
struct device *dev = it6505->dev;
2239
u8 bstatus;
2240
bool ksv_list_check;
2241
/* 1B-04 wait ksv list for 5s */
2242
unsigned long timeout = jiffies +
2243
msecs_to_jiffies(5000) + 1;
2244
2245
for (;;) {
2246
if (!it6505_get_sink_hpd_status(it6505))
2247
return;
2248
2249
bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS);
2250
2251
if (bstatus & DP_BSTATUS_READY)
2252
break;
2253
2254
if (time_after(jiffies, timeout)) {
2255
DRM_DEV_DEBUG_DRIVER(dev, "KSV list wait timeout");
2256
goto timeout;
2257
}
2258
2259
msleep(20);
2260
}
2261
2262
ksv_list_check = it6505_hdcp_part2_ksvlist_check(it6505);
2263
DRM_DEV_DEBUG_DRIVER(dev, "ksv list ready, ksv list check %s",
2264
ksv_list_check ? "pass" : "fail");
2265
2266
if (ksv_list_check)
2267
return;
2268
2269
timeout:
2270
it6505_start_hdcp(it6505);
2271
}
2272
2273
static void it6505_hdcp_work(struct work_struct *work)
2274
{
2275
struct it6505 *it6505 = container_of(work, struct it6505,
2276
hdcp_work.work);
2277
struct device *dev = it6505->dev;
2278
int ret;
2279
u8 link_status[DP_LINK_STATUS_SIZE] = { 0 };
2280
2281
DRM_DEV_DEBUG_DRIVER(dev, "start");
2282
2283
if (!it6505_get_sink_hpd_status(it6505))
2284
return;
2285
2286
ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
2287
DRM_DEV_DEBUG_DRIVER(dev, "ret: %d link_status: %*ph", ret,
2288
(int)sizeof(link_status), link_status);
2289
2290
if (ret < 0 || !drm_dp_channel_eq_ok(link_status, it6505->lane_count) ||
2291
!it6505_get_video_status(it6505)) {
2292
DRM_DEV_DEBUG_DRIVER(dev, "link train not done or no video");
2293
return;
2294
}
2295
2296
ret = it6505_get_dpcd(it6505, DP_AUX_HDCP_BKSV, it6505->bksvs,
2297
ARRAY_SIZE(it6505->bksvs));
2298
if (ret < 0) {
2299
dev_err(dev, "fail to get bksv ret: %d", ret);
2300
it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2301
HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL);
2302
}
2303
2304
DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph",
2305
(int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs);
2306
2307
if (!it6505_hdcp_is_ksv_valid(it6505->bksvs)) {
2308
dev_err(dev, "Display Port bksv not valid");
2309
it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2310
HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL);
2311
}
2312
2313
it6505_hdcp_part1_auth(it6505);
2314
}
2315
2316
static void it6505_show_hdcp_info(struct it6505 *it6505)
2317
{
2318
struct device *dev = it6505->dev;
2319
int i;
2320
u8 *sha1 = it6505->sha1_input;
2321
2322
DRM_DEV_DEBUG_DRIVER(dev, "hdcp_status: %d is_repeater: %d",
2323
it6505->hdcp_status, it6505->is_repeater);
2324
DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph",
2325
(int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs);
2326
2327
if (it6505->is_repeater) {
2328
DRM_DEV_DEBUG_DRIVER(dev, "hdcp_down_stream_count: %d",
2329
it6505->hdcp_down_stream_count);
2330
DRM_DEV_DEBUG_DRIVER(dev, "sha1_input: 0x%*ph",
2331
(int)ARRAY_SIZE(it6505->sha1_input),
2332
it6505->sha1_input);
2333
for (i = 0; i < it6505->hdcp_down_stream_count; i++) {
2334
DRM_DEV_DEBUG_DRIVER(dev, "KSV_%d = 0x%*ph", i,
2335
DRM_HDCP_KSV_LEN, sha1);
2336
sha1 += DRM_HDCP_KSV_LEN;
2337
}
2338
DRM_DEV_DEBUG_DRIVER(dev, "binfo: 0x%2ph M0: 0x%8ph",
2339
sha1, sha1 + 2);
2340
}
2341
}
2342
2343
static void it6505_stop_link_train(struct it6505 *it6505)
2344
{
2345
it6505->link_state = LINK_IDLE;
2346
cancel_work_sync(&it6505->link_works);
2347
it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN);
2348
}
2349
2350
static void it6505_link_train_ok(struct it6505 *it6505)
2351
{
2352
struct device *dev = it6505->dev;
2353
2354
it6505->link_state = LINK_OK;
2355
/* disalbe mute enable avi info frame */
2356
it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, 0x00);
2357
it6505_set_bits(it6505, REG_INFOFRAME_CTRL,
2358
EN_VID_CTRL_PKT, EN_VID_CTRL_PKT);
2359
2360
if (it6505_audio_input(it6505)) {
2361
DRM_DEV_DEBUG_DRIVER(dev, "Enable audio!");
2362
it6505_enable_audio(it6505);
2363
}
2364
2365
if (it6505->hdcp_desired)
2366
it6505_start_hdcp(it6505);
2367
}
2368
2369
static void it6505_link_step_train_process(struct it6505 *it6505)
2370
{
2371
struct device *dev = it6505->dev;
2372
int ret, i, step_retry = 3;
2373
2374
DRM_DEV_DEBUG_DRIVER(dev, "Start step train");
2375
2376
if (it6505->sink_count == 0) {
2377
DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d, force eq",
2378
it6505->sink_count);
2379
it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_EQ_DONE,
2380
FORCE_EQ_DONE);
2381
return;
2382
}
2383
2384
if (!it6505->step_train) {
2385
DRM_DEV_DEBUG_DRIVER(dev, "not support step train");
2386
return;
2387
}
2388
2389
/* step training start here */
2390
for (i = 0; i < step_retry; i++) {
2391
it6505_link_reset_step_train(it6505);
2392
ret = it6505_link_start_step_train(it6505);
2393
DRM_DEV_DEBUG_DRIVER(dev, "step train %s, retry:%d times",
2394
ret ? "pass" : "failed", i + 1);
2395
if (ret) {
2396
it6505_link_train_ok(it6505);
2397
return;
2398
}
2399
}
2400
2401
DRM_DEV_DEBUG_DRIVER(dev, "training fail");
2402
it6505->link_state = LINK_IDLE;
2403
it6505_video_reset(it6505);
2404
}
2405
2406
static void it6505_link_training_work(struct work_struct *work)
2407
{
2408
struct it6505 *it6505 = container_of(work, struct it6505, link_works);
2409
struct device *dev = it6505->dev;
2410
int ret;
2411
2412
DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d",
2413
it6505->sink_count);
2414
2415
if (!it6505_get_sink_hpd_status(it6505))
2416
return;
2417
2418
it6505_link_training_setup(it6505);
2419
it6505_reset_hdcp(it6505);
2420
it6505_aux_reset(it6505);
2421
2422
if (it6505->auto_train_retry < 1) {
2423
it6505_link_step_train_process(it6505);
2424
return;
2425
}
2426
2427
ret = it6505_link_start_auto_train(it6505);
2428
DRM_DEV_DEBUG_DRIVER(dev, "auto train %s, auto_train_retry: %d",
2429
ret ? "pass" : "failed", it6505->auto_train_retry);
2430
2431
if (ret) {
2432
it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2433
it6505_link_train_ok(it6505);
2434
} else {
2435
it6505->auto_train_retry--;
2436
it6505_dump(it6505);
2437
}
2438
2439
}
2440
2441
static void it6505_plugged_status_to_codec(struct it6505 *it6505)
2442
{
2443
enum drm_connector_status status = it6505->connector_status;
2444
2445
if (it6505->plugged_cb && it6505->codec_dev)
2446
it6505->plugged_cb(it6505->codec_dev,
2447
status == connector_status_connected);
2448
}
2449
2450
static void it6505_remove_edid(struct it6505 *it6505)
2451
{
2452
drm_edid_free(it6505->cached_edid);
2453
it6505->cached_edid = NULL;
2454
}
2455
2456
static int it6505_process_hpd_irq(struct it6505 *it6505)
2457
{
2458
struct device *dev = it6505->dev;
2459
int ret, dpcd_sink_count, dp_irq_vector, bstatus;
2460
u8 link_status[DP_LINK_STATUS_SIZE];
2461
2462
if (!it6505_get_sink_hpd_status(it6505)) {
2463
DRM_DEV_DEBUG_DRIVER(dev, "HPD_IRQ HPD low");
2464
it6505->sink_count = 0;
2465
return 0;
2466
}
2467
2468
ret = it6505_dpcd_read(it6505, DP_SINK_COUNT);
2469
if (ret < 0)
2470
return ret;
2471
2472
dpcd_sink_count = DP_GET_SINK_COUNT(ret);
2473
DRM_DEV_DEBUG_DRIVER(dev, "dpcd_sink_count: %d it6505->sink_count:%d",
2474
dpcd_sink_count, it6505->sink_count);
2475
2476
if (it6505->branch_device && dpcd_sink_count != it6505->sink_count) {
2477
memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2478
it6505->sink_count = dpcd_sink_count;
2479
it6505_reset_logic(it6505);
2480
it6505_int_mask_enable(it6505);
2481
it6505_init(it6505);
2482
it6505_remove_edid(it6505);
2483
return 0;
2484
}
2485
2486
dp_irq_vector = it6505_dpcd_read(it6505, DP_DEVICE_SERVICE_IRQ_VECTOR);
2487
if (dp_irq_vector < 0)
2488
return dp_irq_vector;
2489
2490
DRM_DEV_DEBUG_DRIVER(dev, "dp_irq_vector = 0x%02x", dp_irq_vector);
2491
2492
if (dp_irq_vector & DP_CP_IRQ) {
2493
bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS);
2494
if (bstatus < 0)
2495
return bstatus;
2496
2497
DRM_DEV_DEBUG_DRIVER(dev, "Bstatus = 0x%02x", bstatus);
2498
2499
/*Check BSTATUS when recive CP_IRQ */
2500
if (bstatus & DP_BSTATUS_R0_PRIME_READY &&
2501
it6505->hdcp_status == HDCP_AUTH_GOING)
2502
it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_CPIRQ,
2503
HDCP_TRIGGER_CPIRQ);
2504
else if (bstatus & (DP_BSTATUS_REAUTH_REQ | DP_BSTATUS_LINK_FAILURE) &&
2505
it6505->hdcp_status == HDCP_AUTH_DONE)
2506
it6505_start_hdcp(it6505);
2507
}
2508
2509
ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
2510
if (ret < 0) {
2511
dev_err(dev, "Fail to read link status ret: %d", ret);
2512
return ret;
2513
}
2514
2515
DRM_DEV_DEBUG_DRIVER(dev, "link status = 0x%*ph",
2516
(int)ARRAY_SIZE(link_status), link_status);
2517
2518
if (!drm_dp_channel_eq_ok(link_status, it6505->lane_count)) {
2519
it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2520
it6505_video_reset(it6505);
2521
}
2522
2523
return 0;
2524
}
2525
2526
static void it6505_irq_hpd(struct it6505 *it6505)
2527
{
2528
struct device *dev = it6505->dev;
2529
int dp_sink_count;
2530
2531
it6505->hpd_state = it6505_get_sink_hpd_status(it6505);
2532
DRM_DEV_DEBUG_DRIVER(dev, "hpd change interrupt, change to %s",
2533
it6505->hpd_state ? "high" : "low");
2534
2535
if (it6505->hpd_state) {
2536
wait_for_completion_timeout(&it6505->extcon_completion,
2537
msecs_to_jiffies(1000));
2538
it6505_aux_on(it6505);
2539
if (it6505->dpcd[0] == 0) {
2540
it6505_get_dpcd(it6505, DP_DPCD_REV, it6505->dpcd,
2541
ARRAY_SIZE(it6505->dpcd));
2542
it6505_variable_config(it6505);
2543
it6505_parse_link_capabilities(it6505);
2544
}
2545
it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2546
2547
drm_dp_link_power_up(&it6505->aux, it6505->link.revision);
2548
dp_sink_count = it6505_dpcd_read(it6505, DP_SINK_COUNT);
2549
it6505->sink_count = DP_GET_SINK_COUNT(dp_sink_count);
2550
2551
DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d",
2552
it6505->sink_count);
2553
2554
it6505_lane_termination_on(it6505);
2555
it6505_lane_power_on(it6505);
2556
2557
/*
2558
* for some dongle which issue HPD_irq
2559
* when sink count change from 0->1
2560
* it6505 not able to receive HPD_IRQ
2561
* if HW never go into trainig done
2562
*/
2563
2564
if (it6505->branch_device && it6505->sink_count == 0)
2565
schedule_work(&it6505->link_works);
2566
2567
if (!it6505_get_video_status(it6505))
2568
it6505_video_reset(it6505);
2569
} else {
2570
memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2571
it6505_remove_edid(it6505);
2572
2573
if (it6505->hdcp_desired)
2574
it6505_stop_hdcp(it6505);
2575
2576
it6505_video_disable(it6505);
2577
it6505_disable_audio(it6505);
2578
it6505_stop_link_train(it6505);
2579
it6505_lane_off(it6505);
2580
it6505_link_reset_step_train(it6505);
2581
}
2582
2583
if (it6505->bridge.dev)
2584
drm_helper_hpd_irq_event(it6505->bridge.dev);
2585
}
2586
2587
static void it6505_irq_hpd_irq(struct it6505 *it6505)
2588
{
2589
struct device *dev = it6505->dev;
2590
2591
DRM_DEV_DEBUG_DRIVER(dev, "hpd_irq interrupt");
2592
2593
if (it6505_process_hpd_irq(it6505) < 0)
2594
DRM_DEV_DEBUG_DRIVER(dev, "process hpd_irq fail!");
2595
}
2596
2597
static void it6505_irq_scdt(struct it6505 *it6505)
2598
{
2599
struct device *dev = it6505->dev;
2600
bool data;
2601
2602
data = it6505_get_video_status(it6505);
2603
DRM_DEV_DEBUG_DRIVER(dev, "video stable change interrupt, %s",
2604
data ? "stable" : "unstable");
2605
it6505_calc_video_info(it6505);
2606
it6505_link_reset_step_train(it6505);
2607
2608
if (data)
2609
schedule_work(&it6505->link_works);
2610
}
2611
2612
static void it6505_irq_hdcp_done(struct it6505 *it6505)
2613
{
2614
struct device *dev = it6505->dev;
2615
2616
DRM_DEV_DEBUG_DRIVER(dev, "hdcp done interrupt");
2617
it6505->hdcp_status = HDCP_AUTH_DONE;
2618
it6505_show_hdcp_info(it6505);
2619
}
2620
2621
static void it6505_irq_hdcp_fail(struct it6505 *it6505)
2622
{
2623
struct device *dev = it6505->dev;
2624
2625
DRM_DEV_DEBUG_DRIVER(dev, "hdcp fail interrupt");
2626
it6505->hdcp_status = HDCP_AUTH_IDLE;
2627
it6505_show_hdcp_info(it6505);
2628
it6505_start_hdcp(it6505);
2629
}
2630
2631
static void it6505_irq_aux_cmd_fail(struct it6505 *it6505)
2632
{
2633
struct device *dev = it6505->dev;
2634
2635
DRM_DEV_DEBUG_DRIVER(dev, "AUX PC Request Fail Interrupt");
2636
}
2637
2638
static void it6505_irq_hdcp_ksv_check(struct it6505 *it6505)
2639
{
2640
struct device *dev = it6505->dev;
2641
2642
DRM_DEV_DEBUG_DRIVER(dev, "HDCP repeater R0 event Interrupt");
2643
/* 1B01 HDCP encription should start when R0 is ready*/
2644
it6505_set_bits(it6505, REG_HDCP_TRIGGER,
2645
HDCP_TRIGGER_KSV_DONE, HDCP_TRIGGER_KSV_DONE);
2646
2647
schedule_work(&it6505->hdcp_wait_ksv_list);
2648
}
2649
2650
static void it6505_irq_audio_fifo_error(struct it6505 *it6505)
2651
{
2652
struct device *dev = it6505->dev;
2653
2654
DRM_DEV_DEBUG_DRIVER(dev, "audio fifo error Interrupt");
2655
2656
if (it6505_audio_input(it6505))
2657
it6505_enable_audio(it6505);
2658
}
2659
2660
static void it6505_irq_link_train_fail(struct it6505 *it6505)
2661
{
2662
struct device *dev = it6505->dev;
2663
2664
DRM_DEV_DEBUG_DRIVER(dev, "link training fail interrupt");
2665
schedule_work(&it6505->link_works);
2666
}
2667
2668
static bool it6505_test_bit(unsigned int bit, const unsigned int *addr)
2669
{
2670
return 1 & (addr[bit / BITS_PER_BYTE] >> (bit % BITS_PER_BYTE));
2671
}
2672
2673
static void it6505_irq_video_handler(struct it6505 *it6505, const int *int_status)
2674
{
2675
struct device *dev = it6505->dev;
2676
int reg_0d, reg_int03;
2677
2678
/*
2679
* When video SCDT change with video not stable,
2680
* Or video FIFO error, need video reset
2681
*/
2682
2683
if ((!it6505_get_video_status(it6505) &&
2684
(it6505_test_bit(INT_SCDT_CHANGE, (unsigned int *)int_status))) ||
2685
(it6505_test_bit(BIT_INT_IO_FIFO_OVERFLOW,
2686
(unsigned int *)int_status)) ||
2687
(it6505_test_bit(BIT_INT_VID_FIFO_ERROR,
2688
(unsigned int *)int_status))) {
2689
it6505->auto_train_retry = AUTO_TRAIN_RETRY;
2690
flush_work(&it6505->link_works);
2691
it6505_stop_hdcp(it6505);
2692
it6505_video_reset(it6505);
2693
2694
usleep_range(10000, 11000);
2695
2696
/*
2697
* Clear FIFO error IRQ to prevent fifo error -> reset loop
2698
* HW will trigger SCDT change IRQ again when video stable
2699
*/
2700
2701
reg_int03 = it6505_read(it6505, INT_STATUS_03);
2702
reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
2703
2704
reg_int03 &= (BIT(INT_VID_FIFO_ERROR) | BIT(INT_IO_LATCH_FIFO_OVERFLOW));
2705
it6505_write(it6505, INT_STATUS_03, reg_int03);
2706
2707
DRM_DEV_DEBUG_DRIVER(dev, "reg08 = 0x%02x", reg_int03);
2708
DRM_DEV_DEBUG_DRIVER(dev, "reg0D = 0x%02x", reg_0d);
2709
2710
return;
2711
}
2712
2713
if (it6505_test_bit(INT_SCDT_CHANGE, (unsigned int *)int_status))
2714
it6505_irq_scdt(it6505);
2715
}
2716
2717
static irqreturn_t it6505_int_threaded_handler(int unused, void *data)
2718
{
2719
struct it6505 *it6505 = data;
2720
struct device *dev = it6505->dev;
2721
static const struct {
2722
int bit;
2723
void (*handler)(struct it6505 *it6505);
2724
} irq_vec[] = {
2725
{ BIT_INT_HPD, it6505_irq_hpd },
2726
{ BIT_INT_HPD_IRQ, it6505_irq_hpd_irq },
2727
{ BIT_INT_HDCP_FAIL, it6505_irq_hdcp_fail },
2728
{ BIT_INT_HDCP_DONE, it6505_irq_hdcp_done },
2729
{ BIT_INT_AUX_CMD_FAIL, it6505_irq_aux_cmd_fail },
2730
{ BIT_INT_HDCP_KSV_CHECK, it6505_irq_hdcp_ksv_check },
2731
{ BIT_INT_AUDIO_FIFO_ERROR, it6505_irq_audio_fifo_error },
2732
{ BIT_INT_LINK_TRAIN_FAIL, it6505_irq_link_train_fail },
2733
};
2734
int int_status[3], i;
2735
2736
if (it6505->enable_drv_hold || !it6505->powered)
2737
return IRQ_HANDLED;
2738
2739
pm_runtime_get_sync(dev);
2740
2741
int_status[0] = it6505_read(it6505, INT_STATUS_01);
2742
int_status[1] = it6505_read(it6505, INT_STATUS_02);
2743
int_status[2] = it6505_read(it6505, INT_STATUS_03);
2744
2745
it6505_write(it6505, INT_STATUS_01, int_status[0]);
2746
it6505_write(it6505, INT_STATUS_02, int_status[1]);
2747
it6505_write(it6505, INT_STATUS_03, int_status[2]);
2748
2749
DRM_DEV_DEBUG_DRIVER(dev, "reg06 = 0x%02x", int_status[0]);
2750
DRM_DEV_DEBUG_DRIVER(dev, "reg07 = 0x%02x", int_status[1]);
2751
DRM_DEV_DEBUG_DRIVER(dev, "reg08 = 0x%02x", int_status[2]);
2752
it6505_debug_print(it6505, REG_SYSTEM_STS, "");
2753
2754
if (it6505_test_bit(irq_vec[0].bit, (unsigned int *)int_status))
2755
irq_vec[0].handler(it6505);
2756
2757
if (it6505->hpd_state) {
2758
for (i = 1; i < ARRAY_SIZE(irq_vec); i++) {
2759
if (it6505_test_bit(irq_vec[i].bit, (unsigned int *)int_status))
2760
irq_vec[i].handler(it6505);
2761
}
2762
it6505_irq_video_handler(it6505, (unsigned int *)int_status);
2763
}
2764
2765
pm_runtime_put_sync(dev);
2766
2767
return IRQ_HANDLED;
2768
}
2769
2770
static int it6505_poweron(struct it6505 *it6505)
2771
{
2772
struct device *dev = it6505->dev;
2773
struct it6505_platform_data *pdata = &it6505->pdata;
2774
int err;
2775
2776
DRM_DEV_DEBUG_DRIVER(dev, "it6505 start powered on");
2777
2778
if (it6505->powered) {
2779
DRM_DEV_DEBUG_DRIVER(dev, "it6505 already powered on");
2780
return 0;
2781
}
2782
2783
if (pdata->pwr18) {
2784
err = regulator_enable(pdata->pwr18);
2785
if (err) {
2786
DRM_DEV_DEBUG_DRIVER(dev, "Failed to enable VDD18: %d",
2787
err);
2788
return err;
2789
}
2790
}
2791
2792
if (pdata->ovdd) {
2793
/* time interval between IVDD and OVDD at least be 1ms */
2794
usleep_range(1000, 2000);
2795
err = regulator_enable(pdata->ovdd);
2796
if (err) {
2797
regulator_disable(pdata->pwr18);
2798
return err;
2799
}
2800
}
2801
/* time interval between OVDD and SYSRSTN at least be 10ms */
2802
if (pdata->gpiod_reset) {
2803
usleep_range(10000, 20000);
2804
gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
2805
usleep_range(1000, 2000);
2806
gpiod_set_value_cansleep(pdata->gpiod_reset, 0);
2807
usleep_range(25000, 35000);
2808
}
2809
2810
it6505->powered = true;
2811
it6505_reset_logic(it6505);
2812
it6505_int_mask_enable(it6505);
2813
it6505_init(it6505);
2814
it6505_lane_off(it6505);
2815
2816
enable_irq(it6505->irq);
2817
2818
return 0;
2819
}
2820
2821
static int it6505_poweroff(struct it6505 *it6505)
2822
{
2823
struct device *dev = it6505->dev;
2824
struct it6505_platform_data *pdata = &it6505->pdata;
2825
int err;
2826
2827
DRM_DEV_DEBUG_DRIVER(dev, "it6505 start power off");
2828
2829
if (!it6505->powered) {
2830
DRM_DEV_DEBUG_DRIVER(dev, "power had been already off");
2831
return 0;
2832
}
2833
2834
disable_irq_nosync(it6505->irq);
2835
2836
if (pdata->gpiod_reset)
2837
gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
2838
2839
if (pdata->pwr18) {
2840
err = regulator_disable(pdata->pwr18);
2841
if (err)
2842
return err;
2843
}
2844
2845
if (pdata->ovdd) {
2846
err = regulator_disable(pdata->ovdd);
2847
if (err)
2848
return err;
2849
}
2850
2851
it6505->powered = false;
2852
it6505->sink_count = 0;
2853
2854
return 0;
2855
}
2856
2857
static enum drm_connector_status it6505_detect(struct it6505 *it6505)
2858
{
2859
struct device *dev = it6505->dev;
2860
enum drm_connector_status status = connector_status_disconnected;
2861
int dp_sink_count;
2862
2863
DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d powered:%d",
2864
it6505->sink_count, it6505->powered);
2865
2866
mutex_lock(&it6505->mode_lock);
2867
2868
if (!it6505->powered)
2869
goto unlock;
2870
2871
if (it6505->enable_drv_hold) {
2872
status = it6505->hpd_state ? connector_status_connected :
2873
connector_status_disconnected;
2874
goto unlock;
2875
}
2876
2877
if (it6505->hpd_state) {
2878
drm_dp_link_power_up(&it6505->aux, it6505->link.revision);
2879
dp_sink_count = it6505_dpcd_read(it6505, DP_SINK_COUNT);
2880
it6505->sink_count = DP_GET_SINK_COUNT(dp_sink_count);
2881
DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d branch:%d",
2882
it6505->sink_count, it6505->branch_device);
2883
2884
if (it6505->branch_device) {
2885
status = (it6505->sink_count != 0) ?
2886
connector_status_connected :
2887
connector_status_disconnected;
2888
} else {
2889
status = connector_status_connected;
2890
}
2891
} else {
2892
it6505->sink_count = 0;
2893
memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2894
}
2895
2896
unlock:
2897
if (it6505->connector_status != status) {
2898
it6505->connector_status = status;
2899
it6505_plugged_status_to_codec(it6505);
2900
}
2901
2902
mutex_unlock(&it6505->mode_lock);
2903
2904
return status;
2905
}
2906
2907
static int it6505_extcon_notifier(struct notifier_block *self,
2908
unsigned long event, void *ptr)
2909
{
2910
struct it6505 *it6505 = container_of(self, struct it6505, event_nb);
2911
2912
schedule_work(&it6505->extcon_wq);
2913
return NOTIFY_DONE;
2914
}
2915
2916
static void it6505_extcon_work(struct work_struct *work)
2917
{
2918
struct it6505 *it6505 = container_of(work, struct it6505, extcon_wq);
2919
struct device *dev = it6505->dev;
2920
int state, ret;
2921
2922
if (it6505->enable_drv_hold)
2923
return;
2924
2925
mutex_lock(&it6505->extcon_lock);
2926
2927
state = extcon_get_state(it6505->extcon, EXTCON_DISP_DP);
2928
DRM_DEV_DEBUG_DRIVER(dev, "EXTCON_DISP_DP = 0x%02x", state);
2929
2930
if (state == it6505->extcon_state || unlikely(state < 0))
2931
goto unlock;
2932
it6505->extcon_state = state;
2933
if (state) {
2934
DRM_DEV_DEBUG_DRIVER(dev, "start to power on");
2935
msleep(100);
2936
ret = pm_runtime_get_sync(dev);
2937
2938
/*
2939
* On system resume, extcon_work can be triggered before
2940
* pm_runtime_force_resume re-enables runtime power management.
2941
* Handling the error here to make sure the bridge is powered on.
2942
*/
2943
if (ret < 0)
2944
it6505_poweron(it6505);
2945
2946
complete_all(&it6505->extcon_completion);
2947
} else {
2948
DRM_DEV_DEBUG_DRIVER(dev, "start to power off");
2949
pm_runtime_put_sync(dev);
2950
reinit_completion(&it6505->extcon_completion);
2951
2952
drm_helper_hpd_irq_event(it6505->bridge.dev);
2953
memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
2954
DRM_DEV_DEBUG_DRIVER(dev, "power off it6505 success!");
2955
}
2956
2957
unlock:
2958
mutex_unlock(&it6505->extcon_lock);
2959
}
2960
2961
static int it6505_use_notifier_module(struct it6505 *it6505)
2962
{
2963
int ret;
2964
struct device *dev = it6505->dev;
2965
2966
it6505->event_nb.notifier_call = it6505_extcon_notifier;
2967
INIT_WORK(&it6505->extcon_wq, it6505_extcon_work);
2968
ret = devm_extcon_register_notifier(it6505->dev,
2969
it6505->extcon, EXTCON_DISP_DP,
2970
&it6505->event_nb);
2971
if (ret) {
2972
dev_err(dev, "failed to register notifier for DP");
2973
return ret;
2974
}
2975
2976
schedule_work(&it6505->extcon_wq);
2977
2978
return 0;
2979
}
2980
2981
static void it6505_remove_notifier_module(struct it6505 *it6505)
2982
{
2983
if (it6505->extcon) {
2984
devm_extcon_unregister_notifier(it6505->dev,
2985
it6505->extcon, EXTCON_DISP_DP,
2986
&it6505->event_nb);
2987
2988
flush_work(&it6505->extcon_wq);
2989
}
2990
}
2991
2992
static void __maybe_unused it6505_delayed_audio(struct work_struct *work)
2993
{
2994
struct it6505 *it6505 = container_of(work, struct it6505,
2995
delayed_audio.work);
2996
2997
DRM_DEV_DEBUG_DRIVER(it6505->dev, "start");
2998
2999
if (!it6505->powered)
3000
return;
3001
3002
if (!it6505->enable_drv_hold)
3003
it6505_enable_audio(it6505);
3004
}
3005
3006
static int __maybe_unused it6505_audio_setup_hw_params(struct it6505 *it6505,
3007
struct hdmi_codec_params
3008
*params)
3009
{
3010
struct device *dev = it6505->dev;
3011
int i = 0;
3012
3013
DRM_DEV_DEBUG_DRIVER(dev, "%s %d Hz, %d bit, %d channels\n", __func__,
3014
params->sample_rate, params->sample_width,
3015
params->cea.channels);
3016
3017
if (!it6505->bridge.encoder)
3018
return -ENODEV;
3019
3020
if (params->cea.channels <= 1 || params->cea.channels > 8) {
3021
DRM_DEV_DEBUG_DRIVER(dev, "channel number: %d not support",
3022
it6505->audio.channel_count);
3023
return -EINVAL;
3024
}
3025
3026
it6505->audio.channel_count = params->cea.channels;
3027
3028
while (i < ARRAY_SIZE(audio_sample_rate_map) &&
3029
params->sample_rate !=
3030
audio_sample_rate_map[i].sample_rate_value) {
3031
i++;
3032
}
3033
if (i == ARRAY_SIZE(audio_sample_rate_map)) {
3034
DRM_DEV_DEBUG_DRIVER(dev, "sample rate: %d Hz not support",
3035
params->sample_rate);
3036
return -EINVAL;
3037
}
3038
it6505->audio.sample_rate = audio_sample_rate_map[i].rate;
3039
3040
switch (params->sample_width) {
3041
case 16:
3042
it6505->audio.word_length = WORD_LENGTH_16BIT;
3043
break;
3044
case 18:
3045
it6505->audio.word_length = WORD_LENGTH_18BIT;
3046
break;
3047
case 20:
3048
it6505->audio.word_length = WORD_LENGTH_20BIT;
3049
break;
3050
case 24:
3051
case 32:
3052
it6505->audio.word_length = WORD_LENGTH_24BIT;
3053
break;
3054
default:
3055
DRM_DEV_DEBUG_DRIVER(dev, "wordlength: %d bit not support",
3056
params->sample_width);
3057
return -EINVAL;
3058
}
3059
3060
return 0;
3061
}
3062
3063
static void __maybe_unused it6505_audio_shutdown(struct device *dev, void *data)
3064
{
3065
struct it6505 *it6505 = dev_get_drvdata(dev);
3066
3067
if (it6505->powered)
3068
it6505_disable_audio(it6505);
3069
}
3070
3071
static int __maybe_unused it6505_audio_hook_plugged_cb(struct device *dev,
3072
void *data,
3073
hdmi_codec_plugged_cb fn,
3074
struct device *codec_dev)
3075
{
3076
struct it6505 *it6505 = data;
3077
3078
it6505->plugged_cb = fn;
3079
it6505->codec_dev = codec_dev;
3080
it6505_plugged_status_to_codec(it6505);
3081
3082
return 0;
3083
}
3084
3085
static inline struct it6505 *bridge_to_it6505(struct drm_bridge *bridge)
3086
{
3087
return container_of(bridge, struct it6505, bridge);
3088
}
3089
3090
static int it6505_bridge_attach(struct drm_bridge *bridge,
3091
struct drm_encoder *encoder,
3092
enum drm_bridge_attach_flags flags)
3093
{
3094
struct it6505 *it6505 = bridge_to_it6505(bridge);
3095
struct device *dev = it6505->dev;
3096
int ret;
3097
3098
if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) {
3099
DRM_ERROR("DRM_BRIDGE_ATTACH_NO_CONNECTOR must be supplied");
3100
return -EINVAL;
3101
}
3102
3103
/* Register aux channel */
3104
it6505->aux.drm_dev = bridge->dev;
3105
3106
ret = drm_dp_aux_register(&it6505->aux);
3107
3108
if (ret < 0) {
3109
dev_err(dev, "Failed to register aux: %d", ret);
3110
return ret;
3111
}
3112
3113
if (it6505->extcon) {
3114
ret = it6505_use_notifier_module(it6505);
3115
if (ret < 0) {
3116
dev_err(dev, "use notifier module failed");
3117
return ret;
3118
}
3119
}
3120
3121
return 0;
3122
}
3123
3124
static void it6505_bridge_detach(struct drm_bridge *bridge)
3125
{
3126
struct it6505 *it6505 = bridge_to_it6505(bridge);
3127
3128
flush_work(&it6505->link_works);
3129
it6505_remove_notifier_module(it6505);
3130
}
3131
3132
static enum drm_mode_status
3133
it6505_bridge_mode_valid(struct drm_bridge *bridge,
3134
const struct drm_display_info *info,
3135
const struct drm_display_mode *mode)
3136
{
3137
struct it6505 *it6505 = bridge_to_it6505(bridge);
3138
3139
if (mode->flags & DRM_MODE_FLAG_INTERLACE)
3140
return MODE_NO_INTERLACE;
3141
3142
if (mode->clock > it6505->max_dpi_pixel_clock)
3143
return MODE_CLOCK_HIGH;
3144
3145
it6505->video_info.clock = mode->clock;
3146
3147
return MODE_OK;
3148
}
3149
3150
static void it6505_bridge_atomic_enable(struct drm_bridge *bridge,
3151
struct drm_atomic_state *state)
3152
{
3153
struct it6505 *it6505 = bridge_to_it6505(bridge);
3154
struct device *dev = it6505->dev;
3155
struct hdmi_avi_infoframe frame;
3156
struct drm_crtc_state *crtc_state;
3157
struct drm_connector_state *conn_state;
3158
struct drm_display_mode *mode;
3159
struct drm_connector *connector;
3160
int ret;
3161
3162
DRM_DEV_DEBUG_DRIVER(dev, "start");
3163
3164
connector = drm_atomic_get_new_connector_for_encoder(state,
3165
bridge->encoder);
3166
3167
if (WARN_ON(!connector))
3168
return;
3169
3170
conn_state = drm_atomic_get_new_connector_state(state, connector);
3171
3172
if (WARN_ON(!conn_state))
3173
return;
3174
3175
crtc_state = drm_atomic_get_new_crtc_state(state, conn_state->crtc);
3176
3177
if (WARN_ON(!crtc_state))
3178
return;
3179
3180
mode = &crtc_state->adjusted_mode;
3181
3182
if (WARN_ON(!mode))
3183
return;
3184
3185
ret = drm_hdmi_avi_infoframe_from_display_mode(&frame,
3186
connector,
3187
mode);
3188
if (ret)
3189
dev_err(dev, "Failed to setup AVI infoframe: %d", ret);
3190
3191
it6505_update_video_parameter(it6505, mode);
3192
3193
ret = it6505_send_video_infoframe(it6505, &frame);
3194
3195
if (ret)
3196
dev_err(dev, "Failed to send AVI infoframe: %d", ret);
3197
3198
it6505_int_mask_enable(it6505);
3199
it6505_video_reset(it6505);
3200
3201
drm_dp_link_power_up(&it6505->aux, it6505->link.revision);
3202
}
3203
3204
static void it6505_bridge_atomic_disable(struct drm_bridge *bridge,
3205
struct drm_atomic_state *state)
3206
{
3207
struct it6505 *it6505 = bridge_to_it6505(bridge);
3208
struct device *dev = it6505->dev;
3209
3210
DRM_DEV_DEBUG_DRIVER(dev, "start");
3211
3212
if (it6505->powered) {
3213
drm_dp_link_power_down(&it6505->aux, it6505->link.revision);
3214
it6505_video_disable(it6505);
3215
}
3216
}
3217
3218
static void it6505_bridge_atomic_pre_enable(struct drm_bridge *bridge,
3219
struct drm_atomic_state *state)
3220
{
3221
struct it6505 *it6505 = bridge_to_it6505(bridge);
3222
struct device *dev = it6505->dev;
3223
3224
DRM_DEV_DEBUG_DRIVER(dev, "start");
3225
3226
pm_runtime_get_sync(dev);
3227
}
3228
3229
static void it6505_bridge_atomic_post_disable(struct drm_bridge *bridge,
3230
struct drm_atomic_state *state)
3231
{
3232
struct it6505 *it6505 = bridge_to_it6505(bridge);
3233
struct device *dev = it6505->dev;
3234
3235
DRM_DEV_DEBUG_DRIVER(dev, "start");
3236
3237
pm_runtime_put_sync(dev);
3238
}
3239
3240
static enum drm_connector_status
3241
it6505_bridge_detect(struct drm_bridge *bridge, struct drm_connector *connector)
3242
{
3243
struct it6505 *it6505 = bridge_to_it6505(bridge);
3244
3245
return it6505_detect(it6505);
3246
}
3247
3248
static const struct drm_edid *it6505_bridge_edid_read(struct drm_bridge *bridge,
3249
struct drm_connector *connector)
3250
{
3251
struct it6505 *it6505 = bridge_to_it6505(bridge);
3252
struct device *dev = it6505->dev;
3253
3254
if (!it6505->cached_edid) {
3255
it6505->cached_edid = drm_edid_read_custom(connector,
3256
it6505_get_edid_block,
3257
it6505);
3258
3259
if (!it6505->cached_edid) {
3260
DRM_DEV_DEBUG_DRIVER(dev, "failed to get edid!");
3261
return NULL;
3262
}
3263
}
3264
3265
return drm_edid_dup(it6505->cached_edid);
3266
}
3267
3268
static const struct drm_bridge_funcs it6505_bridge_funcs = {
3269
.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
3270
.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
3271
.atomic_reset = drm_atomic_helper_bridge_reset,
3272
.attach = it6505_bridge_attach,
3273
.detach = it6505_bridge_detach,
3274
.mode_valid = it6505_bridge_mode_valid,
3275
.atomic_enable = it6505_bridge_atomic_enable,
3276
.atomic_disable = it6505_bridge_atomic_disable,
3277
.atomic_pre_enable = it6505_bridge_atomic_pre_enable,
3278
.atomic_post_disable = it6505_bridge_atomic_post_disable,
3279
.detect = it6505_bridge_detect,
3280
.edid_read = it6505_bridge_edid_read,
3281
};
3282
3283
static __maybe_unused int it6505_bridge_resume(struct device *dev)
3284
{
3285
struct it6505 *it6505 = dev_get_drvdata(dev);
3286
3287
return it6505_poweron(it6505);
3288
}
3289
3290
static __maybe_unused int it6505_bridge_suspend(struct device *dev)
3291
{
3292
struct it6505 *it6505 = dev_get_drvdata(dev);
3293
3294
it6505_remove_edid(it6505);
3295
3296
return it6505_poweroff(it6505);
3297
}
3298
3299
static const struct dev_pm_ops it6505_bridge_pm_ops = {
3300
SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
3301
SET_RUNTIME_PM_OPS(it6505_bridge_suspend, it6505_bridge_resume, NULL)
3302
};
3303
3304
static int it6505_init_pdata(struct it6505 *it6505)
3305
{
3306
struct it6505_platform_data *pdata = &it6505->pdata;
3307
struct device *dev = it6505->dev;
3308
3309
/* 1.0V digital core power regulator */
3310
pdata->pwr18 = devm_regulator_get(dev, "pwr18");
3311
if (IS_ERR(pdata->pwr18)) {
3312
dev_err(dev, "pwr18 regulator not found");
3313
return PTR_ERR(pdata->pwr18);
3314
}
3315
3316
pdata->ovdd = devm_regulator_get(dev, "ovdd");
3317
if (IS_ERR(pdata->ovdd)) {
3318
dev_err(dev, "ovdd regulator not found");
3319
return PTR_ERR(pdata->ovdd);
3320
}
3321
3322
pdata->gpiod_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
3323
if (IS_ERR(pdata->gpiod_reset)) {
3324
dev_err(dev, "gpiod_reset gpio not found");
3325
return PTR_ERR(pdata->gpiod_reset);
3326
}
3327
3328
return 0;
3329
}
3330
3331
static int it6505_get_data_lanes_count(const struct device_node *endpoint,
3332
const unsigned int min,
3333
const unsigned int max)
3334
{
3335
int ret;
3336
3337
ret = of_property_count_u32_elems(endpoint, "data-lanes");
3338
if (ret < 0)
3339
return ret;
3340
3341
if (ret < min || ret > max)
3342
return -EINVAL;
3343
3344
return ret;
3345
}
3346
3347
static void it6505_parse_dt(struct it6505 *it6505)
3348
{
3349
struct device *dev = it6505->dev;
3350
struct device_node *np = dev->of_node, *ep = NULL;
3351
int len;
3352
u64 link_frequencies;
3353
u32 data_lanes[4];
3354
u32 *afe_setting = &it6505->afe_setting;
3355
u32 *max_lane_count = &it6505->max_lane_count;
3356
u32 *max_dpi_pixel_clock = &it6505->max_dpi_pixel_clock;
3357
3358
it6505->lane_swap_disabled =
3359
device_property_read_bool(dev, "no-laneswap");
3360
3361
if (it6505->lane_swap_disabled)
3362
it6505->lane_swap = false;
3363
3364
if (device_property_read_u32(dev, "afe-setting", afe_setting) == 0) {
3365
if (*afe_setting >= ARRAY_SIZE(afe_setting_table)) {
3366
dev_err(dev, "afe setting error, use default");
3367
*afe_setting = 0;
3368
}
3369
} else {
3370
*afe_setting = 0;
3371
}
3372
3373
ep = of_graph_get_endpoint_by_regs(np, 1, 0);
3374
of_node_put(ep);
3375
3376
if (ep) {
3377
len = it6505_get_data_lanes_count(ep, 1, 4);
3378
3379
if (len > 0 && len != 3) {
3380
of_property_read_u32_array(ep, "data-lanes",
3381
data_lanes, len);
3382
*max_lane_count = len;
3383
} else {
3384
*max_lane_count = MAX_LANE_COUNT;
3385
dev_err(dev, "error data-lanes, use default");
3386
}
3387
} else {
3388
*max_lane_count = MAX_LANE_COUNT;
3389
dev_err(dev, "error endpoint, use default");
3390
}
3391
3392
ep = of_graph_get_endpoint_by_regs(np, 0, 0);
3393
of_node_put(ep);
3394
3395
if (ep) {
3396
len = of_property_read_variable_u64_array(ep,
3397
"link-frequencies",
3398
&link_frequencies, 0,
3399
1);
3400
if (len >= 0) {
3401
do_div(link_frequencies, 1000);
3402
if (link_frequencies > 297000) {
3403
dev_err(dev,
3404
"max pixel clock error, use default");
3405
*max_dpi_pixel_clock = DPI_PIXEL_CLK_MAX;
3406
} else {
3407
*max_dpi_pixel_clock = link_frequencies;
3408
}
3409
} else {
3410
dev_err(dev, "error link frequencies, use default");
3411
*max_dpi_pixel_clock = DPI_PIXEL_CLK_MAX;
3412
}
3413
} else {
3414
dev_err(dev, "error endpoint, use default");
3415
*max_dpi_pixel_clock = DPI_PIXEL_CLK_MAX;
3416
}
3417
3418
DRM_DEV_DEBUG_DRIVER(dev, "using afe_setting: %u, max_lane_count: %u",
3419
it6505->afe_setting, it6505->max_lane_count);
3420
DRM_DEV_DEBUG_DRIVER(dev, "using max_dpi_pixel_clock: %u kHz",
3421
it6505->max_dpi_pixel_clock);
3422
}
3423
3424
static ssize_t receive_timing_debugfs_show(struct file *file, char __user *buf,
3425
size_t len, loff_t *ppos)
3426
{
3427
struct it6505 *it6505 = file->private_data;
3428
struct drm_display_mode *vid;
3429
u8 read_buf[READ_BUFFER_SIZE];
3430
u8 *str = read_buf, *end = read_buf + READ_BUFFER_SIZE;
3431
ssize_t ret, count;
3432
3433
if (!it6505)
3434
return -ENODEV;
3435
3436
it6505_calc_video_info(it6505);
3437
vid = &it6505->video_info;
3438
str += scnprintf(str, end - str, "---video timing---\n");
3439
str += scnprintf(str, end - str, "PCLK:%d.%03dMHz\n",
3440
vid->clock / 1000, vid->clock % 1000);
3441
str += scnprintf(str, end - str, "HTotal:%d\n", vid->htotal);
3442
str += scnprintf(str, end - str, "HActive:%d\n", vid->hdisplay);
3443
str += scnprintf(str, end - str, "HFrontPorch:%d\n",
3444
vid->hsync_start - vid->hdisplay);
3445
str += scnprintf(str, end - str, "HSyncWidth:%d\n",
3446
vid->hsync_end - vid->hsync_start);
3447
str += scnprintf(str, end - str, "HBackPorch:%d\n",
3448
vid->htotal - vid->hsync_end);
3449
str += scnprintf(str, end - str, "VTotal:%d\n", vid->vtotal);
3450
str += scnprintf(str, end - str, "VActive:%d\n", vid->vdisplay);
3451
str += scnprintf(str, end - str, "VFrontPorch:%d\n",
3452
vid->vsync_start - vid->vdisplay);
3453
str += scnprintf(str, end - str, "VSyncWidth:%d\n",
3454
vid->vsync_end - vid->vsync_start);
3455
str += scnprintf(str, end - str, "VBackPorch:%d\n",
3456
vid->vtotal - vid->vsync_end);
3457
3458
count = str - read_buf;
3459
ret = simple_read_from_buffer(buf, len, ppos, read_buf, count);
3460
3461
return ret;
3462
}
3463
3464
static int force_power_on_off_debugfs_write(void *data, u64 value)
3465
{
3466
struct it6505 *it6505 = data;
3467
3468
if (!it6505)
3469
return -ENODEV;
3470
3471
if (value)
3472
it6505_poweron(it6505);
3473
else
3474
it6505_poweroff(it6505);
3475
3476
return 0;
3477
}
3478
3479
static int enable_drv_hold_debugfs_show(void *data, u64 *buf)
3480
{
3481
struct it6505 *it6505 = data;
3482
3483
if (!it6505)
3484
return -ENODEV;
3485
3486
*buf = it6505->enable_drv_hold;
3487
3488
return 0;
3489
}
3490
3491
static int enable_drv_hold_debugfs_write(void *data, u64 drv_hold)
3492
{
3493
struct it6505 *it6505 = data;
3494
3495
if (!it6505)
3496
return -ENODEV;
3497
3498
it6505->enable_drv_hold = drv_hold;
3499
3500
if (it6505->enable_drv_hold) {
3501
it6505_int_mask_disable(it6505);
3502
} else {
3503
it6505_clear_int(it6505);
3504
it6505_int_mask_enable(it6505);
3505
3506
if (it6505->powered) {
3507
it6505->connector_status =
3508
it6505_get_sink_hpd_status(it6505) ?
3509
connector_status_connected :
3510
connector_status_disconnected;
3511
} else {
3512
it6505->connector_status =
3513
connector_status_disconnected;
3514
}
3515
}
3516
3517
return 0;
3518
}
3519
3520
static const struct file_operations receive_timing_fops = {
3521
.owner = THIS_MODULE,
3522
.open = simple_open,
3523
.read = receive_timing_debugfs_show,
3524
.llseek = default_llseek,
3525
};
3526
3527
DEFINE_DEBUGFS_ATTRIBUTE(fops_force_power, NULL,
3528
force_power_on_off_debugfs_write, "%llu\n");
3529
3530
DEFINE_DEBUGFS_ATTRIBUTE(fops_enable_drv_hold, enable_drv_hold_debugfs_show,
3531
enable_drv_hold_debugfs_write, "%llu\n");
3532
3533
static const struct debugfs_entries debugfs_entry[] = {
3534
{ "receive_timing", &receive_timing_fops },
3535
{ "force_power_on_off", &fops_force_power },
3536
{ "enable_drv_hold", &fops_enable_drv_hold },
3537
{ NULL, NULL },
3538
};
3539
3540
static void debugfs_create_files(struct it6505 *it6505)
3541
{
3542
int i = 0;
3543
3544
while (debugfs_entry[i].name && debugfs_entry[i].fops) {
3545
debugfs_create_file(debugfs_entry[i].name, 0644,
3546
it6505->debugfs, it6505,
3547
debugfs_entry[i].fops);
3548
i++;
3549
}
3550
}
3551
3552
static void debugfs_init(struct it6505 *it6505)
3553
{
3554
struct device *dev = it6505->dev;
3555
3556
it6505->debugfs = debugfs_create_dir(DEBUGFS_DIR_NAME, NULL);
3557
3558
if (IS_ERR(it6505->debugfs)) {
3559
dev_err(dev, "failed to create debugfs root");
3560
return;
3561
}
3562
3563
debugfs_create_files(it6505);
3564
}
3565
3566
static void it6505_debugfs_remove(struct it6505 *it6505)
3567
{
3568
debugfs_remove_recursive(it6505->debugfs);
3569
}
3570
3571
static void it6505_shutdown(struct i2c_client *client)
3572
{
3573
struct it6505 *it6505 = dev_get_drvdata(&client->dev);
3574
3575
if (it6505->powered)
3576
it6505_lane_off(it6505);
3577
}
3578
3579
static int it6505_i2c_probe(struct i2c_client *client)
3580
{
3581
struct it6505 *it6505;
3582
struct device *dev = &client->dev;
3583
struct extcon_dev *extcon;
3584
int err;
3585
3586
it6505 = devm_drm_bridge_alloc(&client->dev, struct it6505, bridge,
3587
&it6505_bridge_funcs);
3588
if (IS_ERR(it6505))
3589
return PTR_ERR(it6505);
3590
3591
mutex_init(&it6505->extcon_lock);
3592
mutex_init(&it6505->mode_lock);
3593
mutex_init(&it6505->aux_lock);
3594
3595
it6505->bridge.of_node = client->dev.of_node;
3596
it6505->connector_status = connector_status_disconnected;
3597
it6505->dev = &client->dev;
3598
i2c_set_clientdata(client, it6505);
3599
3600
/* get extcon device from DTS */
3601
extcon = extcon_get_edev_by_phandle(dev, 0);
3602
if (PTR_ERR(extcon) == -EPROBE_DEFER)
3603
return -EPROBE_DEFER;
3604
if (IS_ERR(extcon)) {
3605
dev_err(dev, "can not get extcon device!");
3606
return PTR_ERR(extcon);
3607
}
3608
3609
it6505->extcon = extcon;
3610
3611
it6505->regmap = devm_regmap_init_i2c(client, &it6505_regmap_config);
3612
if (IS_ERR(it6505->regmap)) {
3613
dev_err(dev, "regmap i2c init failed");
3614
err = PTR_ERR(it6505->regmap);
3615
return err;
3616
}
3617
3618
err = it6505_init_pdata(it6505);
3619
if (err) {
3620
dev_err(dev, "Failed to initialize pdata: %d", err);
3621
return err;
3622
}
3623
3624
it6505_parse_dt(it6505);
3625
3626
it6505->irq = client->irq;
3627
3628
if (!it6505->irq) {
3629
dev_err(dev, "Failed to get INTP IRQ");
3630
err = -ENODEV;
3631
return err;
3632
}
3633
3634
err = devm_request_threaded_irq(&client->dev, it6505->irq, NULL,
3635
it6505_int_threaded_handler,
3636
IRQF_TRIGGER_LOW | IRQF_ONESHOT |
3637
IRQF_NO_AUTOEN,
3638
"it6505-intp", it6505);
3639
if (err) {
3640
dev_err(dev, "Failed to request INTP threaded IRQ: %d", err);
3641
return err;
3642
}
3643
3644
INIT_WORK(&it6505->link_works, it6505_link_training_work);
3645
INIT_WORK(&it6505->hdcp_wait_ksv_list, it6505_hdcp_wait_ksv_list);
3646
INIT_DELAYED_WORK(&it6505->hdcp_work, it6505_hdcp_work);
3647
init_completion(&it6505->extcon_completion);
3648
memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
3649
it6505->powered = false;
3650
it6505->enable_drv_hold = DEFAULT_DRV_HOLD;
3651
3652
if (DEFAULT_PWR_ON)
3653
it6505_poweron(it6505);
3654
3655
DRM_DEV_DEBUG_DRIVER(dev, "it6505 device name: %s", dev_name(dev));
3656
debugfs_init(it6505);
3657
pm_runtime_enable(dev);
3658
3659
it6505->aux.name = "DP-AUX";
3660
it6505->aux.dev = dev;
3661
it6505->aux.transfer = it6505_aux_transfer;
3662
drm_dp_aux_init(&it6505->aux);
3663
3664
it6505->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
3665
it6505->bridge.ops = DRM_BRIDGE_OP_DETECT | DRM_BRIDGE_OP_EDID |
3666
DRM_BRIDGE_OP_HPD;
3667
drm_bridge_add(&it6505->bridge);
3668
3669
return 0;
3670
}
3671
3672
static void it6505_i2c_remove(struct i2c_client *client)
3673
{
3674
struct it6505 *it6505 = i2c_get_clientdata(client);
3675
3676
drm_bridge_remove(&it6505->bridge);
3677
drm_dp_aux_unregister(&it6505->aux);
3678
it6505_debugfs_remove(it6505);
3679
it6505_poweroff(it6505);
3680
it6505_remove_edid(it6505);
3681
}
3682
3683
static const struct i2c_device_id it6505_id[] = {
3684
{ "it6505" },
3685
{ }
3686
};
3687
3688
MODULE_DEVICE_TABLE(i2c, it6505_id);
3689
3690
static const struct of_device_id it6505_of_match[] = {
3691
{ .compatible = "ite,it6505" },
3692
{ }
3693
};
3694
MODULE_DEVICE_TABLE(of, it6505_of_match);
3695
3696
static struct i2c_driver it6505_i2c_driver = {
3697
.driver = {
3698
.name = "it6505",
3699
.of_match_table = it6505_of_match,
3700
.pm = &it6505_bridge_pm_ops,
3701
},
3702
.probe = it6505_i2c_probe,
3703
.remove = it6505_i2c_remove,
3704
.shutdown = it6505_shutdown,
3705
.id_table = it6505_id,
3706
};
3707
3708
module_i2c_driver(it6505_i2c_driver);
3709
3710
MODULE_AUTHOR("Allen Chen <[email protected]>");
3711
MODULE_DESCRIPTION("IT6505 DisplayPort Transmitter driver");
3712
MODULE_LICENSE("GPL v2");
3713
3714