Path: blob/master/drivers/gpu/host1x/hw/debug_hw_1x01.c
26494 views
// SPDX-License-Identifier: GPL-2.0-only1/*2* Copyright (C) 2010 Google, Inc.3* Author: Erik Gilling <[email protected]>4*5* Copyright (C) 2011-2013 NVIDIA Corporation6*/78#include "../dev.h"9#include "../debug.h"10#include "../cdma.h"11#include "../channel.h"1213static void host1x_debug_show_channel_cdma(struct host1x *host,14struct host1x_channel *ch,15struct output *o)16{17struct host1x_cdma *cdma = &ch->cdma;18dma_addr_t dmastart, dmaend;19u32 dmaput, dmaget, dmactrl;20u32 cbstat, cbread;21u32 val, base, baseval;2223dmastart = host1x_ch_readl(ch, HOST1X_CHANNEL_DMASTART);24dmaend = host1x_ch_readl(ch, HOST1X_CHANNEL_DMAEND);25dmaput = host1x_ch_readl(ch, HOST1X_CHANNEL_DMAPUT);26dmaget = host1x_ch_readl(ch, HOST1X_CHANNEL_DMAGET);27dmactrl = host1x_ch_readl(ch, HOST1X_CHANNEL_DMACTRL);28cbread = host1x_sync_readl(host, HOST1X_SYNC_CBREAD(ch->id));29cbstat = host1x_sync_readl(host, HOST1X_SYNC_CBSTAT(ch->id));3031host1x_debug_output(o, "%u-%s: ", ch->id, dev_name(ch->dev));3233if (HOST1X_CHANNEL_DMACTRL_DMASTOP_V(dmactrl) ||34!ch->cdma.push_buffer.mapped) {35host1x_debug_output(o, "inactive\n\n");36return;37}3839if (HOST1X_SYNC_CBSTAT_CBCLASS_V(cbstat) == HOST1X_CLASS_HOST1X &&40HOST1X_SYNC_CBSTAT_CBOFFSET_V(cbstat) ==41HOST1X_UCLASS_WAIT_SYNCPT)42host1x_debug_output(o, "waiting on syncpt %d val %d\n",43cbread >> 24, cbread & 0xffffff);44else if (HOST1X_SYNC_CBSTAT_CBCLASS_V(cbstat) ==45HOST1X_CLASS_HOST1X &&46HOST1X_SYNC_CBSTAT_CBOFFSET_V(cbstat) ==47HOST1X_UCLASS_WAIT_SYNCPT_BASE) {48base = (cbread >> 16) & 0xff;49baseval =50host1x_sync_readl(host, HOST1X_SYNC_SYNCPT_BASE(base));51val = cbread & 0xffff;52host1x_debug_output(o, "waiting on syncpt %d val %d (base %d = %d; offset = %d)\n",53cbread >> 24, baseval + val, base,54baseval, val);55} else56host1x_debug_output(o, "active class %02x, offset %04x, val %08x\n",57HOST1X_SYNC_CBSTAT_CBCLASS_V(cbstat),58HOST1X_SYNC_CBSTAT_CBOFFSET_V(cbstat),59cbread);6061host1x_debug_output(o, "DMASTART %pad, DMAEND %pad\n", &dmastart, &dmaend);62host1x_debug_output(o, "DMAPUT %08x DMAGET %08x DMACTL %08x\n",63dmaput, dmaget, dmactrl);64host1x_debug_output(o, "CBREAD %08x CBSTAT %08x\n", cbread, cbstat);6566show_channel_gathers(o, cdma);67host1x_debug_output(o, "\n");68}6970static void host1x_debug_show_channel_fifo(struct host1x *host,71struct host1x_channel *ch,72struct output *o)73{74u32 val, rd_ptr, wr_ptr, start, end;75unsigned int data_count = 0;7677host1x_debug_output(o, "%u: fifo:\n", ch->id);7879val = host1x_ch_readl(ch, HOST1X_CHANNEL_FIFOSTAT);80host1x_debug_output(o, "FIFOSTAT %08x\n", val);81if (HOST1X_CHANNEL_FIFOSTAT_CFEMPTY_V(val)) {82host1x_debug_output(o, "[empty]\n");83return;84}8586host1x_sync_writel(host, 0x0, HOST1X_SYNC_CFPEEK_CTRL);87host1x_sync_writel(host, HOST1X_SYNC_CFPEEK_CTRL_ENA_F(1) |88HOST1X_SYNC_CFPEEK_CTRL_CHANNR_F(ch->id),89HOST1X_SYNC_CFPEEK_CTRL);9091val = host1x_sync_readl(host, HOST1X_SYNC_CFPEEK_PTRS);92rd_ptr = HOST1X_SYNC_CFPEEK_PTRS_CF_RD_PTR_V(val);93wr_ptr = HOST1X_SYNC_CFPEEK_PTRS_CF_WR_PTR_V(val);9495val = host1x_sync_readl(host, HOST1X_SYNC_CF_SETUP(ch->id));96start = HOST1X_SYNC_CF_SETUP_BASE_V(val);97end = HOST1X_SYNC_CF_SETUP_LIMIT_V(val);9899do {100host1x_sync_writel(host, 0x0, HOST1X_SYNC_CFPEEK_CTRL);101host1x_sync_writel(host, HOST1X_SYNC_CFPEEK_CTRL_ENA_F(1) |102HOST1X_SYNC_CFPEEK_CTRL_CHANNR_F(ch->id) |103HOST1X_SYNC_CFPEEK_CTRL_ADDR_F(rd_ptr),104HOST1X_SYNC_CFPEEK_CTRL);105val = host1x_sync_readl(host, HOST1X_SYNC_CFPEEK_READ);106107if (!data_count) {108host1x_debug_output(o, "%08x: ", val);109data_count = show_channel_command(o, val, NULL);110} else {111host1x_debug_cont(o, "%08x%s", val,112data_count > 1 ? ", " : "])\n");113data_count--;114}115116if (rd_ptr == end)117rd_ptr = start;118else119rd_ptr++;120} while (rd_ptr != wr_ptr);121122if (data_count)123host1x_debug_cont(o, ", ...])\n");124host1x_debug_output(o, "\n");125126host1x_sync_writel(host, 0x0, HOST1X_SYNC_CFPEEK_CTRL);127}128129static void host1x_debug_show_mlocks(struct host1x *host, struct output *o)130{131unsigned int i;132133host1x_debug_output(o, "---- mlocks ----\n");134135for (i = 0; i < host1x_syncpt_nb_mlocks(host); i++) {136u32 owner =137host1x_sync_readl(host, HOST1X_SYNC_MLOCK_OWNER(i));138if (HOST1X_SYNC_MLOCK_OWNER_CH_OWNS_V(owner))139host1x_debug_output(o, "%u: locked by channel %u\n",140i, HOST1X_SYNC_MLOCK_OWNER_CHID_V(owner));141else if (HOST1X_SYNC_MLOCK_OWNER_CPU_OWNS_V(owner))142host1x_debug_output(o, "%u: locked by cpu\n", i);143else144host1x_debug_output(o, "%u: unlocked\n", i);145}146147host1x_debug_output(o, "\n");148}149150151