Path: blob/master/drivers/net/wireless/realtek/rtw88/phy.h
25924 views
/* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */1/* Copyright(c) 2018-2019 Realtek Corporation2*/34#ifndef __RTW_PHY_H_5#define __RTW_PHY_H_67#include "debug.h"89extern const u8 rtw_cck_rates[];10extern const u8 rtw_ofdm_rates[];11extern const u8 rtw_ht_1s_rates[];12extern const u8 rtw_ht_2s_rates[];13extern const u8 rtw_vht_1s_rates[];14extern const u8 rtw_vht_2s_rates[];15extern const u8 rtw_ht_3s_rates[];16extern const u8 rtw_ht_4s_rates[];17extern const u8 rtw_vht_3s_rates[];18extern const u8 rtw_vht_4s_rates[];19extern const u8 * const rtw_rate_section[];20extern const u8 rtw_rate_size[];2122void rtw_phy_init(struct rtw_dev *rtwdev);23void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev);24u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num);25u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,26u32 addr, u32 mask);27u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,28u32 addr, u32 mask);29bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,30u32 addr, u32 mask, u32 data);31bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,32u32 addr, u32 mask, u32 data);33bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,34u32 addr, u32 mask, u32 data);35void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg);36void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl);37void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl);38void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev, const struct rtw_table *tbl);39void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,40u32 addr, u32 data);41void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,42u32 addr, u32 data);43void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,44u32 addr, u32 data);45void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,46u32 addr, u32 data);47void rtw_phy_init_tx_power(struct rtw_dev *rtwdev);48void rtw_phy_load_tables(struct rtw_dev *rtwdev);49u8 rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,50enum rtw_bandwidth bw, u8 channel, u8 regd);51void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel);52void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal);53void rtw_phy_tx_power_limit_config(struct rtw_hal *hal);54void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path);55bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,56u8 path);57u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path);58s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,59struct rtw_swing_table *swing_table,60u8 tbl_path, u8 therm_path, u8 delta);61bool rtw_phy_pwrtrack_need_lck(struct rtw_dev *rtwdev);62bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev);63void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,64struct rtw_swing_table *swing_table);65void rtw_phy_set_edcca_th(struct rtw_dev *rtwdev, u8 l2h, u8 h2l);66void rtw_phy_adaptivity_set_mode(struct rtw_dev *rtwdev);67void rtw_phy_parsing_cfo(struct rtw_dev *rtwdev,68struct rtw_rx_pkt_stat *pkt_stat);69void rtw_phy_tx_path_diversity(struct rtw_dev *rtwdev);7071struct rtw_txpwr_lmt_cfg_pair {72u8 regd;73u8 band;74u8 bw;75u8 rs;76u8 ch;77s8 txpwr_lmt;78};7980struct rtw_phy_pg_cfg_pair {81u32 band;82u32 rf_path;83u32 tx_num;84u32 addr;85u32 bitmask;86u32 data;87};8889#define RTW_DECL_TABLE_PHY_COND_CORE(name, cfg, path) \90const struct rtw_table name ## _tbl = { \91.data = name, \92.size = ARRAY_SIZE(name), \93.parse = rtw_parse_tbl_phy_cond, \94.do_cfg = cfg, \95.rf_path = path, \96}9798#define RTW_DECL_TABLE_PHY_COND(name, cfg) \99RTW_DECL_TABLE_PHY_COND_CORE(name, cfg, 0)100101#define RTW_DECL_TABLE_RF_RADIO(name, path) \102RTW_DECL_TABLE_PHY_COND_CORE(name, rtw_phy_cfg_rf, RF_PATH_ ## path)103104#define RTW_DECL_TABLE_BB_PG(name) \105const struct rtw_table name ## _tbl = { \106.data = name, \107.size = ARRAY_SIZE(name), \108.parse = rtw_parse_tbl_bb_pg, \109}110111#define RTW_DECL_TABLE_TXPWR_LMT(name) \112const struct rtw_table name ## _tbl = { \113.data = name, \114.size = ARRAY_SIZE(name), \115.parse = rtw_parse_tbl_txpwr_lmt, \116}117118static inline const struct rtw_rfe_def *rtw_get_rfe_def(struct rtw_dev *rtwdev)119{120const struct rtw_chip_info *chip = rtwdev->chip;121struct rtw_efuse *efuse = &rtwdev->efuse;122const struct rtw_rfe_def *rfe_def = NULL;123124if (chip->rfe_defs_size == 0)125return NULL;126127if (efuse->rfe_option < chip->rfe_defs_size)128rfe_def = &chip->rfe_defs[efuse->rfe_option];129130rtw_dbg(rtwdev, RTW_DBG_PHY, "use rfe_def[%d]\n", efuse->rfe_option);131return rfe_def;132}133134static inline int rtw_check_supported_rfe(struct rtw_dev *rtwdev)135{136const struct rtw_rfe_def *rfe_def = rtw_get_rfe_def(rtwdev);137138if (!rfe_def || !rfe_def->phy_pg_tbl || !rfe_def->txpwr_lmt_tbl) {139rtw_err(rtwdev, "rfe %d isn't supported\n",140rtwdev->efuse.rfe_option);141return -ENODEV;142}143144return 0;145}146147void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi);148149struct rtw_power_params {150u8 pwr_base;151s8 pwr_offset;152s8 pwr_limit;153s8 pwr_remnant;154s8 pwr_sar;155};156157void158rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path,159u8 rate, u8 bw, u8 ch, u8 regd,160struct rtw_power_params *pwr_param);161162enum rtw_phy_cck_pd_lv {163CCK_PD_LV0,164CCK_PD_LV1,165CCK_PD_LV2,166CCK_PD_LV3,167CCK_PD_LV4,168CCK_PD_LV_MAX,169};170171#define MASKBYTE0 0xff172#define MASKBYTE1 0xff00173#define MASKBYTE2 0xff0000174#define MASKBYTE3 0xff000000175#define MASKHWORD 0xffff0000176#define MASKLWORD 0x0000ffff177#define MASKDWORD 0xffffffff178#define RFREG_MASK 0xfffff179180#define MASK7BITS 0x7f181#define MASK12BITS 0xfff182#define MASKH4BITS 0xf0000000183#define MASK20BITS 0xfffff184#define MASK24BITS 0xffffff185186#define MASKH3BYTES 0xffffff00187#define MASKL3BYTES 0x00ffffff188#define MASKBYTE2HIGHNIBBLE 0x00f00000189#define MASKBYTE3LOWNIBBLE 0x0f000000190#define MASKL3BYTES 0x00ffffff191192#define CCK_FA_AVG_RESET 0xffffffff193194#define LSSI_READ_ADDR_MASK 0x7f800000195#define LSSI_READ_EDGE_MASK 0x80000000196#define LSSI_READ_DATA_MASK 0xfffff197198#define RRSR_RATE_ORDER_MAX 0xfffff199#define RRSR_RATE_ORDER_CCK_LEN 4200201#endif202203204