/*1* OMAP Dual-Mode Timers2*3* Copyright (C) 2010 Texas Instruments Incorporated - https://www.ti.com/4* Tarun Kanti DebBarma <[email protected]>5* Thara Gopinath <[email protected]>6*7* Platform device conversion and hwmod support.8*9* Copyright (C) 2005 Nokia Corporation10* Author: Lauri Leukkunen <[email protected]>11* PWM and clock framwork support by Timo Teras.12*13* This program is free software; you can redistribute it and/or modify it14* under the terms of the GNU General Public License as published by the15* Free Software Foundation; either version 2 of the License, or (at your16* option) any later version.17*18* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED19* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF20* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN21* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,22* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT23* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT24* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF25* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.26*27* You should have received a copy of the GNU General Public License along28* with this program; if not, write to the Free Software Foundation, Inc.,29* 675 Mass Ave, Cambridge, MA 02139, USA.30*/3132#include <linux/delay.h>33#include <linux/io.h>34#include <linux/platform_device.h>3536#ifndef __CLOCKSOURCE_DMTIMER_H37#define __CLOCKSOURCE_DMTIMER_H3839/* clock sources */40#define OMAP_TIMER_SRC_SYS_CLK 0x0041#define OMAP_TIMER_SRC_32_KHZ 0x0142#define OMAP_TIMER_SRC_EXT_CLK 0x024344/* timer interrupt enable bits */45#define OMAP_TIMER_INT_CAPTURE (1 << 2)46#define OMAP_TIMER_INT_OVERFLOW (1 << 1)47#define OMAP_TIMER_INT_MATCH (1 << 0)4849/* trigger types */50#define OMAP_TIMER_TRIGGER_NONE 0x0051#define OMAP_TIMER_TRIGGER_OVERFLOW 0x0152#define OMAP_TIMER_TRIGGER_OVERFLOW_AND_COMPARE 0x025354/* timer capabilities used in hwmod database */55#define OMAP_TIMER_SECURE 0x8000000056#define OMAP_TIMER_ALWON 0x4000000057#define OMAP_TIMER_HAS_PWM 0x2000000058#define OMAP_TIMER_NEEDS_RESET 0x1000000059#define OMAP_TIMER_HAS_DSP_IRQ 0x080000006061struct omap_dm_timer {62};6364u32 omap_dm_timer_modify_idlect_mask(u32 inputmask);6566/*67* Do not use the defines below, they are not needed. They should be only68* used by dmtimer.c and sys_timer related code.69*/7071/*72* The interrupt registers are different between v1 and v2 ip.73* These registers are offsets from timer->iobase.74*/75#define OMAP_TIMER_ID_OFFSET 0x0076#define OMAP_TIMER_OCP_CFG_OFFSET 0x107778#define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x1479#define OMAP_TIMER_V1_STAT_OFFSET 0x1880#define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c8182#define OMAP_TIMER_V2_IRQSTATUS_RAW 0x2483#define OMAP_TIMER_V2_IRQSTATUS 0x2884#define OMAP_TIMER_V2_IRQENABLE_SET 0x2c85#define OMAP_TIMER_V2_IRQENABLE_CLR 0x308687/*88* The functional registers have a different base on v1 and v2 ip.89* These registers are offsets from timer->func_base. The func_base90* is samae as io_base for v1 and io_base + 0x14 for v2 ip.91*92*/93#define OMAP_TIMER_V2_FUNC_OFFSET 0x149495#define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x2096#define _OMAP_TIMER_CTRL_OFFSET 0x2497#define OMAP_TIMER_CTRL_GPOCFG (1 << 14)98#define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)99#define OMAP_TIMER_CTRL_PT (1 << 12)100#define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)101#define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)102#define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)103#define OMAP_TIMER_CTRL_SCPWM (1 << 7)104#define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */105#define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */106#define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */107#define OMAP_TIMER_CTRL_POSTED (1 << 2)108#define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */109#define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */110#define _OMAP_TIMER_COUNTER_OFFSET 0x28111#define _OMAP_TIMER_LOAD_OFFSET 0x2c112#define _OMAP_TIMER_TRIGGER_OFFSET 0x30113#define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34114#define WP_NONE 0 /* no write pending bit */115#define WP_TCLR (1 << 0)116#define WP_TCRR (1 << 1)117#define WP_TLDR (1 << 2)118#define WP_TTGR (1 << 3)119#define WP_TMAR (1 << 4)120#define WP_TPIR (1 << 5)121#define WP_TNIR (1 << 6)122#define WP_TCVR (1 << 7)123#define WP_TOCR (1 << 8)124#define WP_TOWR (1 << 9)125#define _OMAP_TIMER_MATCH_OFFSET 0x38126#define _OMAP_TIMER_CAPTURE_OFFSET 0x3c127#define _OMAP_TIMER_IF_CTRL_OFFSET 0x40128#define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */129#define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */130#define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */131#define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */132#define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */133#define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */134135#endif /* __CLOCKSOURCE_DMTIMER_H */136137138