Path: blob/master/include/dt-bindings/clock/actions,s500-cmu.h
26282 views
/* SPDX-License-Identifier: GPL-2.0+ */1/*2* Device Tree binding constants for Actions Semi S500 Clock Management Unit3*4* Copyright (c) 2014 Actions Semi Inc.5* Copyright (c) 2018 LSI-TEC - Caninos Loucos6*/78#ifndef __DT_BINDINGS_CLOCK_S500_CMU_H9#define __DT_BINDINGS_CLOCK_S500_CMU_H1011#define CLK_NONE 01213/* fixed rate clocks */14#define CLK_LOSC 115#define CLK_HOSC 21617/* pll clocks */18#define CLK_CORE_PLL 319#define CLK_DEV_PLL 420#define CLK_DDR_PLL 521#define CLK_NAND_PLL 622#define CLK_DISPLAY_PLL 723#define CLK_ETHERNET_PLL 824#define CLK_AUDIO_PLL 92526/* system clock */27#define CLK_DEV 1028#define CLK_H 1129#define CLK_AHBPREDIV 1230#define CLK_AHB 1331#define CLK_DE 1432#define CLK_BISP 1533#define CLK_VCE 1634#define CLK_VDE 173536/* peripheral device clock */37#define CLK_TIMER 1838#define CLK_I2C0 1939#define CLK_I2C1 2040#define CLK_I2C2 2141#define CLK_I2C3 2242#define CLK_PWM0 2343#define CLK_PWM1 2444#define CLK_PWM2 2545#define CLK_PWM3 2646#define CLK_PWM4 2747#define CLK_PWM5 2848#define CLK_SD0 2949#define CLK_SD1 3050#define CLK_SD2 3151#define CLK_SENSOR0 3252#define CLK_SENSOR1 3353#define CLK_SPI0 3454#define CLK_SPI1 3555#define CLK_SPI2 3656#define CLK_SPI3 3757#define CLK_UART0 3858#define CLK_UART1 3959#define CLK_UART2 4060#define CLK_UART3 4161#define CLK_UART4 4262#define CLK_UART5 4363#define CLK_UART6 4464#define CLK_DE1 4565#define CLK_DE2 4666#define CLK_I2SRX 4767#define CLK_I2STX 4868#define CLK_HDMI_AUDIO 4969#define CLK_HDMI 5070#define CLK_SPDIF 5171#define CLK_NAND 5272#define CLK_ECC 5373#define CLK_RMII_REF 5474#define CLK_GPIO 557576/* additional clocks */77#define CLK_APB 5678#define CLK_DMAC 5779#define CLK_NIC 5880#define CLK_ETHERNET 598182#define CLK_NR_CLKS (CLK_ETHERNET + 1)8384#endif /* __DT_BINDINGS_CLOCK_S500_CMU_H */858687