Path: blob/master/include/dt-bindings/clock/amlogic,t7-scmi.h
121833 views
/* SPDX-License-Identifier: (GPL-2.0-only OR MIT) */1/*2* Copyright (C) 2024-2025 Amlogic, Inc. All rights reserved3*/45#ifndef __T7_SCMI_CLKC_H6#define __T7_SCMI_CLKC_H78#define CLKID_DDR_PLL_OSC 09#define CLKID_AUD_PLL_OSC 110#define CLKID_TOP_PLL_OSC 211#define CLKID_TCON_PLL_OSC 312#define CLKID_USB_PLL0_OSC 413#define CLKID_USB_PLL1_OSC 514#define CLKID_MCLK_PLL_OSC 615#define CLKID_PCIE_OSC 716#define CLKID_ETH_PLL_OSC 817#define CLKID_PCIE_REFCLK_PLL_OSC 918#define CLKID_EARC_OSC 1019#define CLKID_SYS1_PLL_OSC 1120#define CLKID_HDMI_PLL_OSC 1221#define CLKID_SYS_CLK 1322#define CLKID_AXI_CLK 1423#define CLKID_FIXED_PLL_DCO 1524#define CLKID_FIXED_PLL 1625#define CLKID_FCLK_DIV2_DIV 1726#define CLKID_FCLK_DIV2 1827#define CLKID_FCLK_DIV2P5_DIV 1928#define CLKID_FCLK_DIV2P5 2029#define CLKID_FCLK_DIV3_DIV 2130#define CLKID_FCLK_DIV3 2231#define CLKID_FCLK_DIV4_DIV 2332#define CLKID_FCLK_DIV4 2433#define CLKID_FCLK_DIV5_DIV 2534#define CLKID_FCLK_DIV5 2635#define CLKID_FCLK_DIV7_DIV 2736#define CLKID_FCLK_DIV7 2837#define CLKID_FCLK_50M_DIV 2938#define CLKID_FCLK_50M 3039#define CLKID_CPU_CLK 3140#define CLKID_A73_CLK 3241#define CLKID_CPU_CLK_DIV16_DIV 3342#define CLKID_CPU_CLK_DIV16 3443#define CLKID_A73_CLK_DIV16_DIV 3544#define CLKID_A73_CLK_DIV16 364546#endif /* __T7_SCMI_CLKC_H */474849