Path: blob/master/include/dt-bindings/clock/axis,artpec6-clkctrl.h
26282 views
/* SPDX-License-Identifier: GPL-2.0-only */1/*2* ARTPEC-6 clock controller indexes3*4* Copyright 2016 Axis Communications AB.5*/67#ifndef DT_BINDINGS_CLK_ARTPEC6_CLKCTRL_H8#define DT_BINDINGS_CLK_ARTPEC6_CLKCTRL_H910#define ARTPEC6_CLK_CPU 011#define ARTPEC6_CLK_CPU_PERIPH 112#define ARTPEC6_CLK_NAND_CLKA 213#define ARTPEC6_CLK_NAND_CLKB 314#define ARTPEC6_CLK_ETH_ACLK 415#define ARTPEC6_CLK_DMA_ACLK 516#define ARTPEC6_CLK_PTP_REF 617#define ARTPEC6_CLK_SD_PCLK 718#define ARTPEC6_CLK_SD_IMCLK 819#define ARTPEC6_CLK_I2S_HST 920#define ARTPEC6_CLK_I2S0_CLK 1021#define ARTPEC6_CLK_I2S1_CLK 1122#define ARTPEC6_CLK_UART_PCLK 1223#define ARTPEC6_CLK_UART_REFCLK 1324#define ARTPEC6_CLK_I2C 1425#define ARTPEC6_CLK_SPI_PCLK 1526#define ARTPEC6_CLK_SPI_SSPCLK 1627#define ARTPEC6_CLK_SYS_TIMER 1728#define ARTPEC6_CLK_FRACDIV_IN 1829#define ARTPEC6_CLK_DBG_PCLK 193031/* This must be the highest clock index plus one. */32#define ARTPEC6_CLK_NUMCLOCKS 203334#endif353637