Path: blob/master/include/dt-bindings/pinctrl/lochnagar.h
26285 views
/* SPDX-License-Identifier: GPL-2.0 */1/*2* Device Tree defines for Lochnagar pinctrl3*4* Copyright (c) 2018 Cirrus Logic, Inc. and5* Cirrus Logic International Semiconductor Ltd.6*7* Author: Charles Keepax <[email protected]>8*/910#ifndef DT_BINDINGS_PINCTRL_LOCHNAGAR_H11#define DT_BINDINGS_PINCTRL_LOCHNAGAR_H1213#define LOCHNAGAR1_PIN_CDC_RESET 014#define LOCHNAGAR1_PIN_DSP_RESET 115#define LOCHNAGAR1_PIN_CDC_CIF1MODE 216#define LOCHNAGAR1_PIN_NUM_GPIOS 31718#define LOCHNAGAR2_PIN_CDC_RESET 019#define LOCHNAGAR2_PIN_DSP_RESET 120#define LOCHNAGAR2_PIN_CDC_CIF1MODE 221#define LOCHNAGAR2_PIN_CDC_LDOENA 322#define LOCHNAGAR2_PIN_SPDIF_HWMODE 423#define LOCHNAGAR2_PIN_SPDIF_RESET 524#define LOCHNAGAR2_PIN_FPGA_GPIO1 625#define LOCHNAGAR2_PIN_FPGA_GPIO2 726#define LOCHNAGAR2_PIN_FPGA_GPIO3 827#define LOCHNAGAR2_PIN_FPGA_GPIO4 928#define LOCHNAGAR2_PIN_FPGA_GPIO5 1029#define LOCHNAGAR2_PIN_FPGA_GPIO6 1130#define LOCHNAGAR2_PIN_CDC_GPIO1 1231#define LOCHNAGAR2_PIN_CDC_GPIO2 1332#define LOCHNAGAR2_PIN_CDC_GPIO3 1433#define LOCHNAGAR2_PIN_CDC_GPIO4 1534#define LOCHNAGAR2_PIN_CDC_GPIO5 1635#define LOCHNAGAR2_PIN_CDC_GPIO6 1736#define LOCHNAGAR2_PIN_CDC_GPIO7 1837#define LOCHNAGAR2_PIN_CDC_GPIO8 1938#define LOCHNAGAR2_PIN_DSP_GPIO1 2039#define LOCHNAGAR2_PIN_DSP_GPIO2 2140#define LOCHNAGAR2_PIN_DSP_GPIO3 2241#define LOCHNAGAR2_PIN_DSP_GPIO4 2342#define LOCHNAGAR2_PIN_DSP_GPIO5 2443#define LOCHNAGAR2_PIN_DSP_GPIO6 2544#define LOCHNAGAR2_PIN_GF_GPIO2 2645#define LOCHNAGAR2_PIN_GF_GPIO3 2746#define LOCHNAGAR2_PIN_GF_GPIO7 2847#define LOCHNAGAR2_PIN_CDC_AIF1_BCLK 2948#define LOCHNAGAR2_PIN_CDC_AIF1_RXDAT 3049#define LOCHNAGAR2_PIN_CDC_AIF1_LRCLK 3150#define LOCHNAGAR2_PIN_CDC_AIF1_TXDAT 3251#define LOCHNAGAR2_PIN_CDC_AIF2_BCLK 3352#define LOCHNAGAR2_PIN_CDC_AIF2_RXDAT 3453#define LOCHNAGAR2_PIN_CDC_AIF2_LRCLK 3554#define LOCHNAGAR2_PIN_CDC_AIF2_TXDAT 3655#define LOCHNAGAR2_PIN_CDC_AIF3_BCLK 3756#define LOCHNAGAR2_PIN_CDC_AIF3_RXDAT 3857#define LOCHNAGAR2_PIN_CDC_AIF3_LRCLK 3958#define LOCHNAGAR2_PIN_CDC_AIF3_TXDAT 4059#define LOCHNAGAR2_PIN_DSP_AIF1_BCLK 4160#define LOCHNAGAR2_PIN_DSP_AIF1_RXDAT 4261#define LOCHNAGAR2_PIN_DSP_AIF1_LRCLK 4362#define LOCHNAGAR2_PIN_DSP_AIF1_TXDAT 4463#define LOCHNAGAR2_PIN_DSP_AIF2_BCLK 4564#define LOCHNAGAR2_PIN_DSP_AIF2_RXDAT 4665#define LOCHNAGAR2_PIN_DSP_AIF2_LRCLK 4766#define LOCHNAGAR2_PIN_DSP_AIF2_TXDAT 4867#define LOCHNAGAR2_PIN_PSIA1_BCLK 4968#define LOCHNAGAR2_PIN_PSIA1_RXDAT 5069#define LOCHNAGAR2_PIN_PSIA1_LRCLK 5170#define LOCHNAGAR2_PIN_PSIA1_TXDAT 5271#define LOCHNAGAR2_PIN_PSIA2_BCLK 5372#define LOCHNAGAR2_PIN_PSIA2_RXDAT 5473#define LOCHNAGAR2_PIN_PSIA2_LRCLK 5574#define LOCHNAGAR2_PIN_PSIA2_TXDAT 5675#define LOCHNAGAR2_PIN_GF_AIF3_BCLK 5776#define LOCHNAGAR2_PIN_GF_AIF3_RXDAT 5877#define LOCHNAGAR2_PIN_GF_AIF3_LRCLK 5978#define LOCHNAGAR2_PIN_GF_AIF3_TXDAT 6079#define LOCHNAGAR2_PIN_GF_AIF4_BCLK 6180#define LOCHNAGAR2_PIN_GF_AIF4_RXDAT 6281#define LOCHNAGAR2_PIN_GF_AIF4_LRCLK 6382#define LOCHNAGAR2_PIN_GF_AIF4_TXDAT 6483#define LOCHNAGAR2_PIN_GF_AIF1_BCLK 6584#define LOCHNAGAR2_PIN_GF_AIF1_RXDAT 6685#define LOCHNAGAR2_PIN_GF_AIF1_LRCLK 6786#define LOCHNAGAR2_PIN_GF_AIF1_TXDAT 6887#define LOCHNAGAR2_PIN_GF_AIF2_BCLK 6988#define LOCHNAGAR2_PIN_GF_AIF2_RXDAT 7089#define LOCHNAGAR2_PIN_GF_AIF2_LRCLK 7190#define LOCHNAGAR2_PIN_GF_AIF2_TXDAT 7291#define LOCHNAGAR2_PIN_DSP_UART1_RX 7392#define LOCHNAGAR2_PIN_DSP_UART1_TX 7493#define LOCHNAGAR2_PIN_DSP_UART2_RX 7594#define LOCHNAGAR2_PIN_DSP_UART2_TX 7695#define LOCHNAGAR2_PIN_GF_UART2_RX 7796#define LOCHNAGAR2_PIN_GF_UART2_TX 7897#define LOCHNAGAR2_PIN_USB_UART_RX 7998#define LOCHNAGAR2_PIN_CDC_PDMCLK1 8099#define LOCHNAGAR2_PIN_CDC_PDMDAT1 81100#define LOCHNAGAR2_PIN_CDC_PDMCLK2 82101#define LOCHNAGAR2_PIN_CDC_PDMDAT2 83102#define LOCHNAGAR2_PIN_CDC_DMICCLK1 84103#define LOCHNAGAR2_PIN_CDC_DMICDAT1 85104#define LOCHNAGAR2_PIN_CDC_DMICCLK2 86105#define LOCHNAGAR2_PIN_CDC_DMICDAT2 87106#define LOCHNAGAR2_PIN_CDC_DMICCLK3 88107#define LOCHNAGAR2_PIN_CDC_DMICDAT3 89108#define LOCHNAGAR2_PIN_CDC_DMICCLK4 90109#define LOCHNAGAR2_PIN_CDC_DMICDAT4 91110#define LOCHNAGAR2_PIN_DSP_DMICCLK1 92111#define LOCHNAGAR2_PIN_DSP_DMICDAT1 93112#define LOCHNAGAR2_PIN_DSP_DMICCLK2 94113#define LOCHNAGAR2_PIN_DSP_DMICDAT2 95114#define LOCHNAGAR2_PIN_I2C2_SCL 96115#define LOCHNAGAR2_PIN_I2C2_SDA 97116#define LOCHNAGAR2_PIN_I2C3_SCL 98117#define LOCHNAGAR2_PIN_I2C3_SDA 99118#define LOCHNAGAR2_PIN_I2C4_SCL 100119#define LOCHNAGAR2_PIN_I2C4_SDA 101120#define LOCHNAGAR2_PIN_DSP_STANDBY 102121#define LOCHNAGAR2_PIN_CDC_MCLK1 103122#define LOCHNAGAR2_PIN_CDC_MCLK2 104123#define LOCHNAGAR2_PIN_DSP_CLKIN 105124#define LOCHNAGAR2_PIN_PSIA1_MCLK 106125#define LOCHNAGAR2_PIN_PSIA2_MCLK 107126#define LOCHNAGAR2_PIN_GF_GPIO1 108127#define LOCHNAGAR2_PIN_GF_GPIO5 109128#define LOCHNAGAR2_PIN_DSP_GPIO20 110129#define LOCHNAGAR2_PIN_NUM_GPIOS 111130131#endif132133134