Path: blob/master/include/dt-bindings/power/amlogic,t7-pwrc.h
26285 views
/* SPDX-License-Identifier: (GPL-2.0-only OR MIT) */1/*2* Copyright (c) 2023 Amlogic, Inc.3* Author: Hongyu Chen <[email protected]>4*/5#ifndef _DT_BINDINGS_AMLOGIC_T7_POWER_H6#define _DT_BINDINGS_AMLOGIC_T7_POWER_H78#define PWRC_T7_DSPA_ID 09#define PWRC_T7_DSPB_ID 110#define PWRC_T7_DOS_HCODEC_ID 211#define PWRC_T7_DOS_HEVC_ID 312#define PWRC_T7_DOS_VDEC_ID 413#define PWRC_T7_DOS_WAVE_ID 514#define PWRC_T7_VPU_HDMI_ID 615#define PWRC_T7_USB_COMB_ID 716#define PWRC_T7_PCIE_ID 817#define PWRC_T7_GE2D_ID 918#define PWRC_T7_SRAMA_ID 1019#define PWRC_T7_SRAMB_ID 1120#define PWRC_T7_HDMIRX_ID 1221#define PWRC_T7_VI_CLK1_ID 1322#define PWRC_T7_VI_CLK2_ID 1423#define PWRC_T7_ETH_ID 1524#define PWRC_T7_ISP_ID 1625#define PWRC_T7_MIPI_ISP_ID 1726#define PWRC_T7_GDC_ID 1827#define PWRC_T7_CVE_ID 1828#define PWRC_T7_DEWARP_ID 1929#define PWRC_T7_SDIO_A_ID 2030#define PWRC_T7_SDIO_B_ID 2131#define PWRC_T7_EMMC_ID 2232#define PWRC_T7_MALI_SC0_ID 2333#define PWRC_T7_MALI_SC1_ID 2434#define PWRC_T7_MALI_SC2_ID 2535#define PWRC_T7_MALI_SC3_ID 2636#define PWRC_T7_MALI_TOP_ID 2737#define PWRC_T7_NNA_CORE0_ID 2838#define PWRC_T7_NNA_CORE1_ID 2939#define PWRC_T7_NNA_CORE2_ID 3040#define PWRC_T7_NNA_CORE3_ID 3141#define PWRC_T7_NNA_TOP_ID 3242#define PWRC_T7_DDR0_ID 3343#define PWRC_T7_DDR1_ID 3444#define PWRC_T7_DMC0_ID 3545#define PWRC_T7_DMC1_ID 3646#define PWRC_T7_NOC_ID 3747#define PWRC_T7_NIC2_ID 3848#define PWRC_T7_NIC3_ID 3949#define PWRC_T7_CCI_ID 4050#define PWRC_T7_MIPI_DSI0_ID 4151#define PWRC_T7_SPICC0_ID 4252#define PWRC_T7_SPICC1_ID 4353#define PWRC_T7_SPICC2_ID 4454#define PWRC_T7_SPICC3_ID 4555#define PWRC_T7_SPICC4_ID 4656#define PWRC_T7_SPICC5_ID 4757#define PWRC_T7_EDP0_ID 4858#define PWRC_T7_EDP1_ID 4959#define PWRC_T7_MIPI_DSI1_ID 5060#define PWRC_T7_AUDIO_ID 516162#endif636465