Path: blob/master/include/dt-bindings/reset/actions,s500-reset.h
26282 views
/* SPDX-License-Identifier: GPL-2.0+ */1/*2* Device Tree binding constants for Actions Semi S500 Reset Management Unit3*4* Copyright (c) 2014 Actions Semi Inc.5* Copyright (c) 2020 Cristian Ciocaltea <[email protected]>6*/78#ifndef __DT_BINDINGS_ACTIONS_S500_RESET_H9#define __DT_BINDINGS_ACTIONS_S500_RESET_H1011#define RESET_DMAC 012#define RESET_NORIF 113#define RESET_DDR 214#define RESET_NANDC 315#define RESET_SD0 416#define RESET_SD1 517#define RESET_PCM1 618#define RESET_DE 719#define RESET_LCD 820#define RESET_SD2 921#define RESET_DSI 1022#define RESET_CSI 1123#define RESET_BISP 1224#define RESET_KEY 1325#define RESET_GPIO 1426#define RESET_AUDIO 1527#define RESET_PCM0 1628#define RESET_VDE 1729#define RESET_VCE 1830#define RESET_GPU3D 1931#define RESET_NIC301 2032#define RESET_LENS 2133#define RESET_PERIPHRESET 2234#define RESET_USB2_0 2335#define RESET_TVOUT 2436#define RESET_HDMI 2537#define RESET_HDCP2TX 2638#define RESET_UART6 2739#define RESET_UART0 2840#define RESET_UART1 2941#define RESET_UART2 3042#define RESET_SPI0 3143#define RESET_SPI1 3244#define RESET_SPI2 3345#define RESET_SPI3 3446#define RESET_I2C0 3547#define RESET_I2C1 3648#define RESET_USB3 3749#define RESET_UART3 3850#define RESET_UART4 3951#define RESET_UART5 4052#define RESET_I2C2 4153#define RESET_I2C3 4254#define RESET_ETHERNET 4355#define RESET_CHIPID 4456#define RESET_USB2_1 4557#define RESET_WD0RESET 4658#define RESET_WD1RESET 4759#define RESET_WD2RESET 4860#define RESET_WD3RESET 4961#define RESET_DBG0RESET 5062#define RESET_DBG1RESET 5163#define RESET_DBG2RESET 5264#define RESET_DBG3RESET 536566#endif /* __DT_BINDINGS_ACTIONS_S500_RESET_H */676869