Path: blob/master/include/dt-bindings/reset/altr,rst-mgr.h
26282 views
/* SPDX-License-Identifier: GPL-2.0-only */1/*2* Copyright (c) 2014, Steffen Trumtrar <[email protected]>3*/45#ifndef _DT_BINDINGS_RESET_ALTR_RST_MGR_H6#define _DT_BINDINGS_RESET_ALTR_RST_MGR_H78/* MPUMODRST */9#define CPU0_RESET 010#define CPU1_RESET 111#define WDS_RESET 212#define SCUPER_RESET 313#define L2_RESET 41415/* PERMODRST */16#define EMAC0_RESET 3217#define EMAC1_RESET 3318#define USB0_RESET 3419#define USB1_RESET 3520#define NAND_RESET 3621#define QSPI_RESET 3722#define L4WD0_RESET 3823#define L4WD1_RESET 3924#define OSC1TIMER0_RESET 4025#define OSC1TIMER1_RESET 4126#define SPTIMER0_RESET 4227#define SPTIMER1_RESET 4328#define I2C0_RESET 4429#define I2C1_RESET 4530#define I2C2_RESET 4631#define I2C3_RESET 4732#define UART0_RESET 4833#define UART1_RESET 4934#define SPIM0_RESET 5035#define SPIM1_RESET 5136#define SPIS0_RESET 5237#define SPIS1_RESET 5338#define SDMMC_RESET 5439#define CAN0_RESET 5540#define CAN1_RESET 5641#define GPIO0_RESET 5742#define GPIO1_RESET 5843#define GPIO2_RESET 5944#define DMA_RESET 6045#define SDR_RESET 614647/* PER2MODRST */48#define DMAIF0_RESET 6449#define DMAIF1_RESET 6550#define DMAIF2_RESET 6651#define DMAIF3_RESET 6752#define DMAIF4_RESET 6853#define DMAIF5_RESET 6954#define DMAIF6_RESET 7055#define DMAIF7_RESET 715657/* BRGMODRST */58#define HPS2FPGA_RESET 9659#define LWHPS2FPGA_RESET 9760#define FPGA2HPS_RESET 986162/* MISCMODRST*/63#define ROM_RESET 12864#define OCRAM_RESET 12965#define SYSMGR_RESET 13066#define SYSMGRCOLD_RESET 13167#define FPGAMGR_RESET 13268#define ACPIDMAP_RESET 13369#define S2F_RESET 13470#define S2FCOLD_RESET 13571#define NRSTPIN_RESET 13672#define TIMESTAMPCOLD_RESET 13773#define CLKMGRCOLD_RESET 13874#define SCANMGR_RESET 13975#define FRZCTRLCOLD_RESET 14076#define SYSDBG_RESET 14177#define DBG_RESET 14278#define TAPCOLD_RESET 14379#define SDRCOLD_RESET 1448081#endif828384