Path: blob/master/include/dt-bindings/reset/econet,en751221-scu.h
170891 views
/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */12#ifndef __DT_BINDINGS_RESET_CONTROLLER_ECONET_EN751221_H_3#define __DT_BINDINGS_RESET_CONTROLLER_ECONET_EN751221_H_45#define EN751221_XPON_PHY_RST 06#define EN751221_PCM1_ZSI_ISI_RST 17#define EN751221_FE_QDMA1_RST 28#define EN751221_FE_QDMA2_RST 39#define EN751221_FE_UNZIP_RST 410#define EN751221_PCM2_RST 511#define EN751221_PTM_MAC_RST 612#define EN751221_CRYPTO_RST 713#define EN751221_SAR_RST 814#define EN751221_TIMER_RST 915#define EN751221_INTC_RST 1016#define EN751221_BONDING_RST 1117#define EN751221_PCM1_RST 1218#define EN751221_UART_RST 1319#define EN751221_GPIO_RST 1420#define EN751221_GDMA_RST 1521#define EN751221_I2C_MASTER_RST 1622#define EN751221_PCM2_ZSI_ISI_RST 1723#define EN751221_SFC_RST 1824#define EN751221_UART2_RST 1925#define EN751221_GDMP_RST 2026#define EN751221_FE_RST 2127#define EN751221_USB_HOST_P0_RST 2228#define EN751221_GSW_RST 2329#define EN751221_SFC2_PCM_RST 2430#define EN751221_PCIE0_RST 2531#define EN751221_PCIE1_RST 2632#define EN751221_CPU_TIMER_RST 2733#define EN751221_PCIE_HB_RST 2834#define EN751221_SIMIF_RST 2935#define EN751221_XPON_MAC_RST 3036#define EN751221_GFAST_RST 3137#define EN751221_CPU_TIMER2_RST 3238#define EN751221_UART3_RST 3339#define EN751221_UART4_RST 3440#define EN751221_UART5_RST 3541#define EN751221_I2C2_RST 3642#define EN751221_XSI_MAC_RST 3743#define EN751221_XSI_PHY_RST 3844#define EN751221_DMT_RST 3945#define EN751221_USB_PHY_P0_RST 4046#define EN751221_USB_PHY_P1_RST 414748#endif /* __DT_BINDINGS_RESET_CONTROLLER_ECONET_EN751221_H_ */495051