Path: blob/master/sound/pcmcia/pdaudiocf/pdaudiocf_core.c
26427 views
// SPDX-License-Identifier: GPL-2.0-or-later1/*2* Driver for Sound Core PDAudioCF soundcard3*4* Copyright (c) 2003 by Jaroslav Kysela <[email protected]>5*/67#include <linux/delay.h>8#include <linux/slab.h>9#include <sound/core.h>10#include <sound/info.h>11#include "pdaudiocf.h"12#include <sound/initval.h>1314/*15*16*/17static unsigned char pdacf_ak4117_read(void *private_data, unsigned char reg)18{19struct snd_pdacf *chip = private_data;20unsigned long timeout;21unsigned long flags;22unsigned char res;2324spin_lock_irqsave(&chip->ak4117_lock, flags);25timeout = 1000;26while (pdacf_reg_read(chip, PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {27udelay(5);28if (--timeout == 0) {29spin_unlock_irqrestore(&chip->ak4117_lock, flags);30dev_err(chip->card->dev, "AK4117 ready timeout (read)\n");31return 0;32}33}34pdacf_reg_write(chip, PDAUDIOCF_REG_AK_IFR, (u16)reg << 8);35timeout = 1000;36while (pdacf_reg_read(chip, PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {37udelay(5);38if (--timeout == 0) {39spin_unlock_irqrestore(&chip->ak4117_lock, flags);40dev_err(chip->card->dev, "AK4117 read timeout (read2)\n");41return 0;42}43}44res = (unsigned char)pdacf_reg_read(chip, PDAUDIOCF_REG_AK_IFR);45spin_unlock_irqrestore(&chip->ak4117_lock, flags);46return res;47}4849static void pdacf_ak4117_write(void *private_data, unsigned char reg, unsigned char val)50{51struct snd_pdacf *chip = private_data;52unsigned long timeout;53unsigned long flags;5455spin_lock_irqsave(&chip->ak4117_lock, flags);56timeout = 1000;57while (inw(chip->port + PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {58udelay(5);59if (--timeout == 0) {60spin_unlock_irqrestore(&chip->ak4117_lock, flags);61dev_err(chip->card->dev, "AK4117 ready timeout (write)\n");62return;63}64}65outw((u16)reg << 8 | val | (1<<13), chip->port + PDAUDIOCF_REG_AK_IFR);66spin_unlock_irqrestore(&chip->ak4117_lock, flags);67}6869#if 070void pdacf_dump(struct snd_pdacf *chip)71{72dev_dbg(chip->card->dev, "PDAUDIOCF DUMP (0x%lx):\n", chip->port);73dev_dbg(chip->card->dev, "WPD : 0x%x\n",74inw(chip->port + PDAUDIOCF_REG_WDP));75dev_dbg(chip->card->dev, "RDP : 0x%x\n",76inw(chip->port + PDAUDIOCF_REG_RDP));77dev_dbg(chip->card->dev, "TCR : 0x%x\n",78inw(chip->port + PDAUDIOCF_REG_TCR));79dev_dbg(chip->card->dev, "SCR : 0x%x\n",80inw(chip->port + PDAUDIOCF_REG_SCR));81dev_dbg(chip->card->dev, "ISR : 0x%x\n",82inw(chip->port + PDAUDIOCF_REG_ISR));83dev_dbg(chip->card->dev, "IER : 0x%x\n",84inw(chip->port + PDAUDIOCF_REG_IER));85dev_dbg(chip->card->dev, "AK_IFR : 0x%x\n",86inw(chip->port + PDAUDIOCF_REG_AK_IFR));87}88#endif8990static int pdacf_reset(struct snd_pdacf *chip, int powerdown)91{92u16 val;9394val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);95val |= PDAUDIOCF_PDN;96val &= ~PDAUDIOCF_RECORD; /* for sure */97pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);98udelay(5);99val |= PDAUDIOCF_RST;100pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);101udelay(200);102val &= ~PDAUDIOCF_RST;103pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);104udelay(5);105if (!powerdown) {106val &= ~PDAUDIOCF_PDN;107pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);108udelay(200);109}110return 0;111}112113void pdacf_reinit(struct snd_pdacf *chip, int resume)114{115pdacf_reset(chip, 0);116if (resume)117pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, chip->suspend_reg_scr);118snd_ak4117_reinit(chip->ak4117);119pdacf_reg_write(chip, PDAUDIOCF_REG_TCR, chip->regmap[PDAUDIOCF_REG_TCR>>1]);120pdacf_reg_write(chip, PDAUDIOCF_REG_IER, chip->regmap[PDAUDIOCF_REG_IER>>1]);121}122123static void pdacf_proc_read(struct snd_info_entry * entry,124struct snd_info_buffer *buffer)125{126struct snd_pdacf *chip = entry->private_data;127u16 tmp;128129snd_iprintf(buffer, "PDAudioCF\n\n");130tmp = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);131snd_iprintf(buffer, "FPGA revision : 0x%x\n", PDAUDIOCF_FPGAREV(tmp));132133}134135static void pdacf_proc_init(struct snd_pdacf *chip)136{137snd_card_ro_proc_new(chip->card, "pdaudiocf", chip, pdacf_proc_read);138}139140struct snd_pdacf *snd_pdacf_create(struct snd_card *card)141{142struct snd_pdacf *chip;143144chip = kzalloc(sizeof(*chip), GFP_KERNEL);145if (chip == NULL)146return NULL;147chip->card = card;148mutex_init(&chip->reg_lock);149spin_lock_init(&chip->ak4117_lock);150card->private_data = chip;151152pdacf_proc_init(chip);153return chip;154}155156static void snd_pdacf_ak4117_change(struct ak4117 *ak4117, unsigned char c0, unsigned char c1)157{158struct snd_pdacf *chip = ak4117->change_callback_private;159u16 val;160161if (!(c0 & AK4117_UNLCK))162return;163mutex_lock(&chip->reg_lock);164val = chip->regmap[PDAUDIOCF_REG_SCR>>1];165if (ak4117->rcs0 & AK4117_UNLCK)166val |= PDAUDIOCF_BLUE_LED_OFF;167else168val &= ~PDAUDIOCF_BLUE_LED_OFF;169pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);170mutex_unlock(&chip->reg_lock);171}172173int snd_pdacf_ak4117_create(struct snd_pdacf *chip)174{175int err;176u16 val;177/* design note: if we unmask PLL unlock, parity, valid, audio or auto bit interrupts */178/* from AK4117 then INT1 pin from AK4117 will be high all time, because PCMCIA interrupts are */179/* egde based and FPGA does logical OR for all interrupt sources, we cannot use these */180/* high-rate sources */181static const unsigned char pgm[5] = {182AK4117_XTL_24_576M | AK4117_EXCT, /* AK4117_REG_PWRDN */183AK4117_CM_PLL_XTAL | AK4117_PKCS_128fs | AK4117_XCKS_128fs, /* AK4117_REQ_CLOCK */184AK4117_EFH_1024LRCLK | AK4117_DIF_24R | AK4117_IPS, /* AK4117_REG_IO */1850xff, /* AK4117_REG_INT0_MASK */186AK4117_MAUTO | AK4117_MAUD | AK4117_MULK | AK4117_MPAR | AK4117_MV, /* AK4117_REG_INT1_MASK */187};188189err = pdacf_reset(chip, 0);190if (err < 0)191return err;192err = snd_ak4117_create(chip->card, pdacf_ak4117_read, pdacf_ak4117_write, pgm, chip, &chip->ak4117);193if (err < 0)194return err;195196val = pdacf_reg_read(chip, PDAUDIOCF_REG_TCR);197#if 1 /* normal operation */198val &= ~(PDAUDIOCF_ELIMAKMBIT|PDAUDIOCF_TESTDATASEL);199#else /* debug */200val |= PDAUDIOCF_ELIMAKMBIT;201val &= ~PDAUDIOCF_TESTDATASEL;202#endif203pdacf_reg_write(chip, PDAUDIOCF_REG_TCR, val);204205/* setup the FPGA to match AK4117 setup */206val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);207val &= ~(PDAUDIOCF_CLKDIV0 | PDAUDIOCF_CLKDIV1); /* use 24.576Mhz clock */208val &= ~(PDAUDIOCF_RED_LED_OFF|PDAUDIOCF_BLUE_LED_OFF);209val |= PDAUDIOCF_DATAFMT0 | PDAUDIOCF_DATAFMT1; /* 24-bit data */210pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);211212/* setup LEDs and IRQ */213val = pdacf_reg_read(chip, PDAUDIOCF_REG_IER);214val &= ~(PDAUDIOCF_IRQLVLEN0 | PDAUDIOCF_IRQLVLEN1);215val &= ~(PDAUDIOCF_BLUEDUTY0 | PDAUDIOCF_REDDUTY0 | PDAUDIOCF_REDDUTY1);216val |= PDAUDIOCF_BLUEDUTY1 | PDAUDIOCF_HALFRATE;217val |= PDAUDIOCF_IRQOVREN | PDAUDIOCF_IRQAKMEN;218pdacf_reg_write(chip, PDAUDIOCF_REG_IER, val);219220chip->ak4117->change_callback_private = chip;221chip->ak4117->change_callback = snd_pdacf_ak4117_change;222223/* update LED status */224snd_pdacf_ak4117_change(chip->ak4117, AK4117_UNLCK, 0);225226return 0;227}228229void snd_pdacf_powerdown(struct snd_pdacf *chip)230{231u16 val;232233val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);234chip->suspend_reg_scr = val;235val |= PDAUDIOCF_RED_LED_OFF | PDAUDIOCF_BLUE_LED_OFF;236pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);237/* disable interrupts, but use direct write to preserve old register value in chip->regmap */238val = inw(chip->port + PDAUDIOCF_REG_IER);239val &= ~(PDAUDIOCF_IRQOVREN|PDAUDIOCF_IRQAKMEN|PDAUDIOCF_IRQLVLEN0|PDAUDIOCF_IRQLVLEN1);240outw(val, chip->port + PDAUDIOCF_REG_IER);241pdacf_reset(chip, 1);242}243244#ifdef CONFIG_PM245246int snd_pdacf_suspend(struct snd_pdacf *chip)247{248u16 val;249250snd_power_change_state(chip->card, SNDRV_CTL_POWER_D3hot);251/* disable interrupts, but use direct write to preserve old register value in chip->regmap */252val = inw(chip->port + PDAUDIOCF_REG_IER);253val &= ~(PDAUDIOCF_IRQOVREN|PDAUDIOCF_IRQAKMEN|PDAUDIOCF_IRQLVLEN0|PDAUDIOCF_IRQLVLEN1);254outw(val, chip->port + PDAUDIOCF_REG_IER);255chip->chip_status |= PDAUDIOCF_STAT_IS_SUSPENDED; /* ignore interrupts from now */256snd_pdacf_powerdown(chip);257return 0;258}259260static inline int check_signal(struct snd_pdacf *chip)261{262return (chip->ak4117->rcs0 & AK4117_UNLCK) == 0;263}264265int snd_pdacf_resume(struct snd_pdacf *chip)266{267int timeout = 40;268269pdacf_reinit(chip, 1);270/* wait for AK4117's PLL */271while (timeout-- > 0 &&272(snd_ak4117_external_rate(chip->ak4117) <= 0 || !check_signal(chip)))273mdelay(1);274chip->chip_status &= ~PDAUDIOCF_STAT_IS_SUSPENDED;275snd_power_change_state(chip->card, SNDRV_CTL_POWER_D0);276return 0;277}278#endif279280281