Path: blob/master/sound/soc/mediatek/mt8183/mt8183-reg.h
26488 views
/* SPDX-License-Identifier: GPL-2.0 */1/*2* mt8183-reg.h -- Mediatek 8183 audio driver reg definition3*4* Copyright (c) 2018 MediaTek Inc.5* Author: KaiChieh Chuang <[email protected]>6*/78#ifndef _MT8183_REG_H_9#define _MT8183_REG_H_1011#define AUDIO_TOP_CON0 0x000012#define AUDIO_TOP_CON1 0x000413#define AUDIO_TOP_CON3 0x000c14#define AFE_DAC_CON0 0x001015#define AFE_DAC_CON1 0x001416#define AFE_I2S_CON 0x001817#define AFE_DAIBT_CON0 0x001c18#define AFE_CONN0 0x002019#define AFE_CONN1 0x002420#define AFE_CONN2 0x002821#define AFE_CONN3 0x002c22#define AFE_CONN4 0x003023#define AFE_I2S_CON1 0x003424#define AFE_I2S_CON2 0x003825#define AFE_MRGIF_CON 0x003c26#define AFE_DL1_BASE 0x004027#define AFE_DL1_CUR 0x004428#define AFE_DL1_END 0x004829#define AFE_I2S_CON3 0x004c30#define AFE_DL2_BASE 0x005031#define AFE_DL2_CUR 0x005432#define AFE_DL2_END 0x005833#define AFE_CONN5 0x005c34#define AFE_CONN_24BIT 0x006c35#define AFE_AWB_BASE 0x007036#define AFE_AWB_END 0x007837#define AFE_AWB_CUR 0x007c38#define AFE_VUL_BASE 0x008039#define AFE_VUL_END 0x008840#define AFE_VUL_CUR 0x008c41#define AFE_CONN6 0x00bc42#define AFE_MEMIF_MSB 0x00cc43#define AFE_MEMIF_MON0 0x00d044#define AFE_MEMIF_MON1 0x00d445#define AFE_MEMIF_MON2 0x00d846#define AFE_MEMIF_MON3 0x00dc47#define AFE_MEMIF_MON4 0x00e048#define AFE_MEMIF_MON5 0x00e449#define AFE_MEMIF_MON6 0x00e850#define AFE_MEMIF_MON7 0x00ec51#define AFE_MEMIF_MON8 0x00f052#define AFE_MEMIF_MON9 0x00f453#define AFE_ADDA_DL_SRC2_CON0 0x010854#define AFE_ADDA_DL_SRC2_CON1 0x010c55#define AFE_ADDA_UL_SRC_CON0 0x011456#define AFE_ADDA_UL_SRC_CON1 0x011857#define AFE_ADDA_TOP_CON0 0x012058#define AFE_ADDA_UL_DL_CON0 0x012459#define AFE_ADDA_SRC_DEBUG 0x012c60#define AFE_ADDA_SRC_DEBUG_MON0 0x013061#define AFE_ADDA_SRC_DEBUG_MON1 0x013462#define AFE_ADDA_UL_SRC_MON0 0x014863#define AFE_ADDA_UL_SRC_MON1 0x014c64#define AFE_SIDETONE_DEBUG 0x01d065#define AFE_SIDETONE_MON 0x01d466#define AFE_SINEGEN_CON2 0x01dc67#define AFE_SIDETONE_CON0 0x01e068#define AFE_SIDETONE_COEFF 0x01e469#define AFE_SIDETONE_CON1 0x01e870#define AFE_SIDETONE_GAIN 0x01ec71#define AFE_SINEGEN_CON0 0x01f072#define AFE_TOP_CON0 0x020073#define AFE_BUS_CFG 0x024074#define AFE_BUS_MON0 0x024475#define AFE_ADDA_PREDIS_CON0 0x026076#define AFE_ADDA_PREDIS_CON1 0x026477#define AFE_MRGIF_MON0 0x027078#define AFE_MRGIF_MON1 0x027479#define AFE_MRGIF_MON2 0x027880#define AFE_I2S_MON 0x027c81#define AFE_ADDA_IIR_COEF_02_01 0x029082#define AFE_ADDA_IIR_COEF_04_03 0x029483#define AFE_ADDA_IIR_COEF_06_05 0x029884#define AFE_ADDA_IIR_COEF_08_07 0x029c85#define AFE_ADDA_IIR_COEF_10_09 0x02a086#define AFE_DAC_CON2 0x02e087#define AFE_IRQ_MCU_CON1 0x02e488#define AFE_IRQ_MCU_CON2 0x02e889#define AFE_DAC_MON 0x02ec90#define AFE_VUL2_BASE 0x02f091#define AFE_VUL2_END 0x02f892#define AFE_VUL2_CUR 0x02fc93#define AFE_IRQ_MCU_CNT0 0x030094#define AFE_IRQ_MCU_CNT6 0x030495#define AFE_IRQ_MCU_CNT8 0x030896#define AFE_IRQ_MCU_EN1 0x030c97#define AFE_IRQ0_MCU_CNT_MON 0x031098#define AFE_IRQ6_MCU_CNT_MON 0x031499#define AFE_MOD_DAI_BASE 0x0330100#define AFE_MOD_DAI_END 0x0338101#define AFE_MOD_DAI_CUR 0x033c102#define AFE_VUL_D2_BASE 0x0350103#define AFE_VUL_D2_END 0x0358104#define AFE_VUL_D2_CUR 0x035c105#define AFE_DL3_BASE 0x0360106#define AFE_DL3_CUR 0x0364107#define AFE_DL3_END 0x0368108#define AFE_HDMI_OUT_CON0 0x0370109#define AFE_HDMI_OUT_BASE 0x0374110#define AFE_HDMI_OUT_CUR 0x0378111#define AFE_HDMI_OUT_END 0x037c112#define AFE_HDMI_CONN0 0x0390113#define AFE_IRQ3_MCU_CNT_MON 0x0398114#define AFE_IRQ4_MCU_CNT_MON 0x039c115#define AFE_IRQ_MCU_CON0 0x03a0116#define AFE_IRQ_MCU_STATUS 0x03a4117#define AFE_IRQ_MCU_CLR 0x03a8118#define AFE_IRQ_MCU_CNT1 0x03ac119#define AFE_IRQ_MCU_CNT2 0x03b0120#define AFE_IRQ_MCU_EN 0x03b4121#define AFE_IRQ_MCU_MON2 0x03b8122#define AFE_IRQ_MCU_CNT5 0x03bc123#define AFE_IRQ1_MCU_CNT_MON 0x03c0124#define AFE_IRQ2_MCU_CNT_MON 0x03c4125#define AFE_IRQ1_MCU_EN_CNT_MON 0x03c8126#define AFE_IRQ5_MCU_CNT_MON 0x03cc127#define AFE_MEMIF_MINLEN 0x03d0128#define AFE_MEMIF_MAXLEN 0x03d4129#define AFE_MEMIF_PBUF_SIZE 0x03d8130#define AFE_IRQ_MCU_CNT7 0x03dc131#define AFE_IRQ7_MCU_CNT_MON 0x03e0132#define AFE_IRQ_MCU_CNT3 0x03e4133#define AFE_IRQ_MCU_CNT4 0x03e8134#define AFE_IRQ_MCU_CNT11 0x03ec135#define AFE_APLL1_TUNER_CFG 0x03f0136#define AFE_APLL2_TUNER_CFG 0x03f4137#define AFE_MEMIF_HD_MODE 0x03f8138#define AFE_MEMIF_HDALIGN 0x03fc139#define AFE_CONN33 0x0408140#define AFE_IRQ_MCU_CNT12 0x040c141#define AFE_GAIN1_CON0 0x0410142#define AFE_GAIN1_CON1 0x0414143#define AFE_GAIN1_CON2 0x0418144#define AFE_GAIN1_CON3 0x041c145#define AFE_CONN7 0x0420146#define AFE_GAIN1_CUR 0x0424147#define AFE_GAIN2_CON0 0x0428148#define AFE_GAIN2_CON1 0x042c149#define AFE_GAIN2_CON2 0x0430150#define AFE_GAIN2_CON3 0x0434151#define AFE_CONN8 0x0438152#define AFE_GAIN2_CUR 0x043c153#define AFE_CONN9 0x0440154#define AFE_CONN10 0x0444155#define AFE_CONN11 0x0448156#define AFE_CONN12 0x044c157#define AFE_CONN13 0x0450158#define AFE_CONN14 0x0454159#define AFE_CONN15 0x0458160#define AFE_CONN16 0x045c161#define AFE_CONN17 0x0460162#define AFE_CONN18 0x0464163#define AFE_CONN19 0x0468164#define AFE_CONN20 0x046c165#define AFE_CONN21 0x0470166#define AFE_CONN22 0x0474167#define AFE_CONN23 0x0478168#define AFE_CONN24 0x047c169#define AFE_CONN_RS 0x0494170#define AFE_CONN_DI 0x0498171#define AFE_CONN25 0x04b0172#define AFE_CONN26 0x04b4173#define AFE_CONN27 0x04b8174#define AFE_CONN28 0x04bc175#define AFE_CONN29 0x04c0176#define AFE_CONN30 0x04c4177#define AFE_CONN31 0x04c8178#define AFE_CONN32 0x04cc179#define AFE_SRAM_DELSEL_CON0 0x04f0180#define AFE_SRAM_DELSEL_CON2 0x04f8181#define AFE_SRAM_DELSEL_CON3 0x04fc182#define AFE_ASRC_2CH_CON12 0x0528183#define AFE_ASRC_2CH_CON13 0x052c184#define PCM_INTF_CON1 0x0530185#define PCM_INTF_CON2 0x0538186#define PCM2_INTF_CON 0x053c187#define AFE_TDM_CON1 0x0548188#define AFE_TDM_CON2 0x054c189#define AFE_CONN34 0x0580190#define FPGA_CFG0 0x05b0191#define FPGA_CFG1 0x05b4192#define FPGA_CFG2 0x05c0193#define FPGA_CFG3 0x05c4194#define AUDIO_TOP_DBG_CON 0x05c8195#define AUDIO_TOP_DBG_MON0 0x05cc196#define AUDIO_TOP_DBG_MON1 0x05d0197#define AFE_IRQ8_MCU_CNT_MON 0x05e4198#define AFE_IRQ11_MCU_CNT_MON 0x05e8199#define AFE_IRQ12_MCU_CNT_MON 0x05ec200#define AFE_GENERAL_REG0 0x0800201#define AFE_GENERAL_REG1 0x0804202#define AFE_GENERAL_REG2 0x0808203#define AFE_GENERAL_REG3 0x080c204#define AFE_GENERAL_REG4 0x0810205#define AFE_GENERAL_REG5 0x0814206#define AFE_GENERAL_REG6 0x0818207#define AFE_GENERAL_REG7 0x081c208#define AFE_GENERAL_REG8 0x0820209#define AFE_GENERAL_REG9 0x0824210#define AFE_GENERAL_REG10 0x0828211#define AFE_GENERAL_REG11 0x082c212#define AFE_GENERAL_REG12 0x0830213#define AFE_GENERAL_REG13 0x0834214#define AFE_GENERAL_REG14 0x0838215#define AFE_GENERAL_REG15 0x083c216#define AFE_CBIP_CFG0 0x0840217#define AFE_CBIP_MON0 0x0844218#define AFE_CBIP_SLV_MUX_MON0 0x0848219#define AFE_CBIP_SLV_DECODER_MON0 0x084c220#define AFE_CONN0_1 0x0900221#define AFE_CONN1_1 0x0904222#define AFE_CONN2_1 0x0908223#define AFE_CONN3_1 0x090c224#define AFE_CONN4_1 0x0910225#define AFE_CONN5_1 0x0914226#define AFE_CONN6_1 0x0918227#define AFE_CONN7_1 0x091c228#define AFE_CONN8_1 0x0920229#define AFE_CONN9_1 0x0924230#define AFE_CONN10_1 0x0928231#define AFE_CONN11_1 0x092c232#define AFE_CONN12_1 0x0930233#define AFE_CONN13_1 0x0934234#define AFE_CONN14_1 0x0938235#define AFE_CONN15_1 0x093c236#define AFE_CONN16_1 0x0940237#define AFE_CONN17_1 0x0944238#define AFE_CONN18_1 0x0948239#define AFE_CONN19_1 0x094c240#define AFE_CONN20_1 0x0950241#define AFE_CONN21_1 0x0954242#define AFE_CONN22_1 0x0958243#define AFE_CONN23_1 0x095c244#define AFE_CONN24_1 0x0960245#define AFE_CONN25_1 0x0964246#define AFE_CONN26_1 0x0968247#define AFE_CONN27_1 0x096c248#define AFE_CONN28_1 0x0970249#define AFE_CONN29_1 0x0974250#define AFE_CONN30_1 0x0978251#define AFE_CONN31_1 0x097c252#define AFE_CONN32_1 0x0980253#define AFE_CONN33_1 0x0984254#define AFE_CONN34_1 0x0988255#define AFE_CONN_RS_1 0x098c256#define AFE_CONN_DI_1 0x0990257#define AFE_CONN_24BIT_1 0x0994258#define AFE_CONN_REG 0x0998259#define AFE_CONN35 0x09a0260#define AFE_CONN36 0x09a4261#define AFE_CONN37 0x09a8262#define AFE_CONN38 0x09ac263#define AFE_CONN35_1 0x09b0264#define AFE_CONN36_1 0x09b4265#define AFE_CONN37_1 0x09b8266#define AFE_CONN38_1 0x09bc267#define AFE_CONN39 0x09c0268#define AFE_CONN40 0x09c4269#define AFE_CONN41 0x09c8270#define AFE_CONN42 0x09cc271#define AFE_CONN39_1 0x09e0272#define AFE_CONN40_1 0x09e4273#define AFE_CONN41_1 0x09e8274#define AFE_CONN42_1 0x09ec275#define AFE_I2S_CON4 0x09f8276#define AFE_ADDA6_TOP_CON0 0x0a80277#define AFE_ADDA6_UL_SRC_CON0 0x0a84278#define AFE_ADD6_UL_SRC_CON1 0x0a88279#define AFE_ADDA6_SRC_DEBUG 0x0a8c280#define AFE_ADDA6_SRC_DEBUG_MON0 0x0a90281#define AFE_ADDA6_ULCF_CFG_02_01 0x0aa0282#define AFE_ADDA6_ULCF_CFG_04_03 0x0aa4283#define AFE_ADDA6_ULCF_CFG_06_05 0x0aa8284#define AFE_ADDA6_ULCF_CFG_08_07 0x0aac285#define AFE_ADDA6_ULCF_CFG_10_09 0x0ab0286#define AFE_ADDA6_ULCF_CFG_12_11 0x0ab4287#define AFE_ADDA6_ULCF_CFG_14_13 0x0ab8288#define AFE_ADDA6_ULCF_CFG_16_15 0x0abc289#define AFE_ADDA6_ULCF_CFG_18_17 0x0ac0290#define AFE_ADDA6_ULCF_CFG_20_19 0x0ac4291#define AFE_ADDA6_ULCF_CFG_22_21 0x0ac8292#define AFE_ADDA6_ULCF_CFG_24_23 0x0acc293#define AFE_ADDA6_ULCF_CFG_26_25 0x0ad0294#define AFE_ADDA6_ULCF_CFG_28_27 0x0ad4295#define AFE_ADDA6_ULCF_CFG_30_29 0x0ad8296#define AFE_ADD6A_UL_SRC_MON0 0x0ae4297#define AFE_ADDA6_UL_SRC_MON1 0x0ae8298#define AFE_CONN43 0x0af8299#define AFE_CONN43_1 0x0afc300#define AFE_DL1_BASE_MSB 0x0b00301#define AFE_DL1_CUR_MSB 0x0b04302#define AFE_DL1_END_MSB 0x0b08303#define AFE_DL2_BASE_MSB 0x0b10304#define AFE_DL2_CUR_MSB 0x0b14305#define AFE_DL2_END_MSB 0x0b18306#define AFE_AWB_BASE_MSB 0x0b20307#define AFE_AWB_END_MSB 0x0b28308#define AFE_AWB_CUR_MSB 0x0b2c309#define AFE_VUL_BASE_MSB 0x0b30310#define AFE_VUL_END_MSB 0x0b38311#define AFE_VUL_CUR_MSB 0x0b3c312#define AFE_VUL2_BASE_MSB 0x0b50313#define AFE_VUL2_END_MSB 0x0b58314#define AFE_VUL2_CUR_MSB 0x0b5c315#define AFE_MOD_DAI_BASE_MSB 0x0b60316#define AFE_MOD_DAI_END_MSB 0x0b68317#define AFE_MOD_DAI_CUR_MSB 0x0b6c318#define AFE_VUL_D2_BASE_MSB 0x0b80319#define AFE_VUL_D2_END_MSB 0x0b88320#define AFE_VUL_D2_CUR_MSB 0x0b8c321#define AFE_DL3_BASE_MSB 0x0b90322#define AFE_DL3_CUR_MSB 0x0b94323#define AFE_DL3_END_MSB 0x0b98324#define AFE_HDMI_OUT_BASE_MSB 0x0ba4325#define AFE_HDMI_OUT_CUR_MSB 0x0ba8326#define AFE_HDMI_OUT_END_MSB 0x0bac327#define AFE_AWB2_BASE 0x0bd0328#define AFE_AWB2_END 0x0bd8329#define AFE_AWB2_CUR 0x0bdc330#define AFE_AWB2_BASE_MSB 0x0be0331#define AFE_AWB2_END_MSB 0x0be8332#define AFE_AWB2_CUR_MSB 0x0bec333#define AFE_ADDA_DL_SDM_DCCOMP_CON 0x0c50334#define AFE_ADDA_DL_SDM_TEST 0x0c54335#define AFE_ADDA_DL_DC_COMP_CFG0 0x0c58336#define AFE_ADDA_DL_DC_COMP_CFG1 0x0c5c337#define AFE_ADDA_DL_SDM_FIFO_MON 0x0c60338#define AFE_ADDA_DL_SRC_LCH_MON 0x0c64339#define AFE_ADDA_DL_SRC_RCH_MON 0x0c68340#define AFE_ADDA_DL_SDM_OUT_MON 0x0c6c341#define AFE_CONNSYS_I2S_CON 0x0c78342#define AFE_CONNSYS_I2S_MON 0x0c7c343#define AFE_ASRC_2CH_CON0 0x0c80344#define AFE_ASRC_2CH_CON1 0x0c84345#define AFE_ASRC_2CH_CON2 0x0c88346#define AFE_ASRC_2CH_CON3 0x0c8c347#define AFE_ASRC_2CH_CON4 0x0c90348#define AFE_ASRC_2CH_CON5 0x0c94349#define AFE_ASRC_2CH_CON6 0x0c98350#define AFE_ASRC_2CH_CON7 0x0c9c351#define AFE_ASRC_2CH_CON8 0x0ca0352#define AFE_ASRC_2CH_CON9 0x0ca4353#define AFE_ASRC_2CH_CON10 0x0ca8354#define AFE_ADDA6_IIR_COEF_02_01 0x0ce0355#define AFE_ADDA6_IIR_COEF_04_03 0x0ce4356#define AFE_ADDA6_IIR_COEF_06_05 0x0ce8357#define AFE_ADDA6_IIR_COEF_08_07 0x0cec358#define AFE_ADDA6_IIR_COEF_10_09 0x0cf0359#define AFE_ADDA_PREDIS_CON2 0x0d40360#define AFE_ADDA_PREDIS_CON3 0x0d44361#define AFE_MEMIF_MON12 0x0d70362#define AFE_MEMIF_MON13 0x0d74363#define AFE_MEMIF_MON14 0x0d78364#define AFE_MEMIF_MON15 0x0d7c365#define AFE_MEMIF_MON16 0x0d80366#define AFE_MEMIF_MON17 0x0d84367#define AFE_MEMIF_MON18 0x0d88368#define AFE_MEMIF_MON19 0x0d8c369#define AFE_MEMIF_MON20 0x0d90370#define AFE_MEMIF_MON21 0x0d94371#define AFE_MEMIF_MON22 0x0d98372#define AFE_MEMIF_MON23 0x0d9c373#define AFE_MEMIF_MON24 0x0da0374#define AFE_HD_ENGEN_ENABLE 0x0dd0375#define AFE_ADDA_MTKAIF_CFG0 0x0e00376#define AFE_ADDA_MTKAIF_TX_CFG1 0x0e14377#define AFE_ADDA_MTKAIF_RX_CFG0 0x0e20378#define AFE_ADDA_MTKAIF_RX_CFG1 0x0e24379#define AFE_ADDA_MTKAIF_RX_CFG2 0x0e28380#define AFE_ADDA_MTKAIF_MON0 0x0e34381#define AFE_ADDA_MTKAIF_MON1 0x0e38382#define AFE_AUD_PAD_TOP 0x0e40383#define AFE_GENERAL1_ASRC_2CH_CON0 0x0e80384#define AFE_GENERAL1_ASRC_2CH_CON1 0x0e84385#define AFE_GENERAL1_ASRC_2CH_CON2 0x0e88386#define AFE_GENERAL1_ASRC_2CH_CON3 0x0e8c387#define AFE_GENERAL1_ASRC_2CH_CON4 0x0e90388#define AFE_GENERAL1_ASRC_2CH_CON5 0x0e94389#define AFE_GENERAL1_ASRC_2CH_CON6 0x0e98390#define AFE_GENERAL1_ASRC_2CH_CON7 0x0e9c391#define AFE_GENERAL1_ASRC_2CH_CON8 0x0ea0392#define AFE_GENERAL1_ASRC_2CH_CON9 0x0ea4393#define AFE_GENERAL1_ASRC_2CH_CON10 0x0ea8394#define AFE_GENERAL1_ASRC_2CH_CON12 0x0eb0395#define AFE_GENERAL1_ASRC_2CH_CON13 0x0eb4396#define GENERAL_ASRC_MODE 0x0eb8397#define GENERAL_ASRC_EN_ON 0x0ebc398#define AFE_GENERAL2_ASRC_2CH_CON0 0x0f00399#define AFE_GENERAL2_ASRC_2CH_CON1 0x0f04400#define AFE_GENERAL2_ASRC_2CH_CON2 0x0f08401#define AFE_GENERAL2_ASRC_2CH_CON3 0x0f0c402#define AFE_GENERAL2_ASRC_2CH_CON4 0x0f10403#define AFE_GENERAL2_ASRC_2CH_CON5 0x0f14404#define AFE_GENERAL2_ASRC_2CH_CON6 0x0f18405#define AFE_GENERAL2_ASRC_2CH_CON7 0x0f1c406#define AFE_GENERAL2_ASRC_2CH_CON8 0x0f20407#define AFE_GENERAL2_ASRC_2CH_CON9 0x0f24408#define AFE_GENERAL2_ASRC_2CH_CON10 0x0f28409#define AFE_GENERAL2_ASRC_2CH_CON12 0x0f30410#define AFE_GENERAL2_ASRC_2CH_CON13 0x0f34411412#define AFE_MAX_REGISTER AFE_GENERAL2_ASRC_2CH_CON13413#define AFE_IRQ_STATUS_BITS 0x1fff414415/* AUDIO_TOP_CON3 */416#define BCK_INVERSE_SFT 3417#define BCK_INVERSE_MASK 0x1418#define BCK_INVERSE_MASK_SFT (0x1 << 3)419420/* AFE_DAC_CON0 */421#define AWB2_ON_SFT 29422#define AWB2_ON_MASK 0x1423#define AWB2_ON_MASK_SFT (0x1 << 29)424#define VUL2_ON_SFT 27425#define VUL2_ON_MASK 0x1426#define VUL2_ON_MASK_SFT (0x1 << 27)427#define MOD_DAI_DUP_WR_SFT 26428#define MOD_DAI_DUP_WR_MASK 0x1429#define MOD_DAI_DUP_WR_MASK_SFT (0x1 << 26)430#define VUL12_MODE_SFT 20431#define VUL12_MODE_MASK 0xf432#define VUL12_MODE_MASK_SFT (0xf << 20)433#define VUL12_R_MONO_SFT 11434#define VUL12_R_MONO_MASK 0x1435#define VUL12_R_MONO_MASK_SFT (0x1 << 11)436#define VUL12_MONO_SFT 10437#define VUL12_MONO_MASK 0x1438#define VUL12_MONO_MASK_SFT (0x1 << 10)439#define VUL12_ON_SFT 9440#define VUL12_ON_MASK 0x1441#define VUL12_ON_MASK_SFT (0x1 << 9)442#define MOD_DAI_ON_SFT 7443#define MOD_DAI_ON_MASK 0x1444#define MOD_DAI_ON_MASK_SFT (0x1 << 7)445#define AWB_ON_SFT 6446#define AWB_ON_MASK 0x1447#define AWB_ON_MASK_SFT (0x1 << 6)448#define DL3_ON_SFT 5449#define DL3_ON_MASK 0x1450#define DL3_ON_MASK_SFT (0x1 << 5)451#define VUL_ON_SFT 3452#define VUL_ON_MASK 0x1453#define VUL_ON_MASK_SFT (0x1 << 3)454#define DL2_ON_SFT 2455#define DL2_ON_MASK 0x1456#define DL2_ON_MASK_SFT (0x1 << 2)457#define DL1_ON_SFT 1458#define DL1_ON_MASK 0x1459#define DL1_ON_MASK_SFT (0x1 << 1)460#define AFE_ON_SFT 0461#define AFE_ON_MASK 0x1462#define AFE_ON_MASK_SFT (0x1 << 0)463464/* AFE_DAC_CON1 */465#define MOD_DAI_MODE_SFT 30466#define MOD_DAI_MODE_MASK 0x3467#define MOD_DAI_MODE_MASK_SFT (0x3 << 30)468#define VUL_R_MONO_SFT 28469#define VUL_R_MONO_MASK 0x1470#define VUL_R_MONO_MASK_SFT (0x1 << 28)471#define VUL_DATA_SFT 27472#define VUL_DATA_MASK 0x1473#define VUL_DATA_MASK_SFT (0x1 << 27)474#define AWB_R_MONO_SFT 25475#define AWB_R_MONO_MASK 0x1476#define AWB_R_MONO_MASK_SFT (0x1 << 25)477#define AWB_DATA_SFT 24478#define AWB_DATA_MASK 0x1479#define AWB_DATA_MASK_SFT (0x1 << 24)480#define DL3_DATA_SFT 23481#define DL3_DATA_MASK 0x1482#define DL3_DATA_MASK_SFT (0x1 << 23)483#define DL2_DATA_SFT 22484#define DL2_DATA_MASK 0x1485#define DL2_DATA_MASK_SFT (0x1 << 22)486#define DL1_DATA_SFT 21487#define DL1_DATA_MASK 0x1488#define DL1_DATA_MASK_SFT (0x1 << 21)489#define VUL_MODE_SFT 16490#define VUL_MODE_MASK 0xf491#define VUL_MODE_MASK_SFT (0xf << 16)492#define AWB_MODE_SFT 12493#define AWB_MODE_MASK 0xf494#define AWB_MODE_MASK_SFT (0xf << 12)495#define I2S_MODE_SFT 8496#define I2S_MODE_MASK 0xf497#define I2S_MODE_MASK_SFT (0xf << 8)498#define DL2_MODE_SFT 4499#define DL2_MODE_MASK 0xf500#define DL2_MODE_MASK_SFT (0xf << 4)501#define DL1_MODE_SFT 0502#define DL1_MODE_MASK 0xf503#define DL1_MODE_MASK_SFT (0xf << 0)504505/* AFE_DAC_CON2 */506#define AWB2_R_MONO_SFT 21507#define AWB2_R_MONO_MASK 0x1508#define AWB2_R_MONO_MASK_SFT (0x1 << 21)509#define AWB2_DATA_SFT 20510#define AWB2_DATA_MASK 0x1511#define AWB2_DATA_MASK_SFT (0x1 << 20)512#define AWB2_MODE_SFT 16513#define AWB2_MODE_MASK 0xf514#define AWB2_MODE_MASK_SFT (0xf << 16)515#define DL3_MODE_SFT 8516#define DL3_MODE_MASK 0xf517#define DL3_MODE_MASK_SFT (0xf << 8)518#define VUL2_MODE_SFT 4519#define VUL2_MODE_MASK 0xf520#define VUL2_MODE_MASK_SFT (0xf << 4)521#define VUL2_R_MONO_SFT 1522#define VUL2_R_MONO_MASK 0x1523#define VUL2_R_MONO_MASK_SFT (0x1 << 1)524#define VUL2_DATA_SFT 0525#define VUL2_DATA_MASK 0x1526#define VUL2_DATA_MASK_SFT (0x1 << 0)527528/* AFE_DAC_MON */529#define AFE_ON_RETM_SFT 0530#define AFE_ON_RETM_MASK 0x1531#define AFE_ON_RETM_MASK_SFT (0x1 << 0)532533/* AFE_I2S_CON */534#define BCK_NEG_EG_LATCH_SFT 30535#define BCK_NEG_EG_LATCH_MASK 0x1536#define BCK_NEG_EG_LATCH_MASK_SFT (0x1 << 30)537#define BCK_INV_SFT 29538#define BCK_INV_MASK 0x1539#define BCK_INV_MASK_SFT (0x1 << 29)540#define I2SIN_PAD_SEL_SFT 28541#define I2SIN_PAD_SEL_MASK 0x1542#define I2SIN_PAD_SEL_MASK_SFT (0x1 << 28)543#define I2S_LOOPBACK_SFT 20544#define I2S_LOOPBACK_MASK 0x1545#define I2S_LOOPBACK_MASK_SFT (0x1 << 20)546#define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17547#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK 0x1548#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT (0x1 << 17)549#define I2S1_HD_EN_SFT 12550#define I2S1_HD_EN_MASK 0x1551#define I2S1_HD_EN_MASK_SFT (0x1 << 12)552#define INV_PAD_CTRL_SFT 7553#define INV_PAD_CTRL_MASK 0x1554#define INV_PAD_CTRL_MASK_SFT (0x1 << 7)555#define I2S_BYPSRC_SFT 6556#define I2S_BYPSRC_MASK 0x1557#define I2S_BYPSRC_MASK_SFT (0x1 << 6)558#define INV_LRCK_SFT 5559#define INV_LRCK_MASK 0x1560#define INV_LRCK_MASK_SFT (0x1 << 5)561#define I2S_FMT_SFT 3562#define I2S_FMT_MASK 0x1563#define I2S_FMT_MASK_SFT (0x1 << 3)564#define I2S_SRC_SFT 2565#define I2S_SRC_MASK 0x1566#define I2S_SRC_MASK_SFT (0x1 << 2)567#define I2S_WLEN_SFT 1568#define I2S_WLEN_MASK 0x1569#define I2S_WLEN_MASK_SFT (0x1 << 1)570#define I2S_EN_SFT 0571#define I2S_EN_MASK 0x1572#define I2S_EN_MASK_SFT (0x1 << 0)573574/* AFE_I2S_CON1 */575#define I2S2_LR_SWAP_SFT 31576#define I2S2_LR_SWAP_MASK 0x1577#define I2S2_LR_SWAP_MASK_SFT (0x1 << 31)578#define I2S2_SEL_O19_O20_SFT 18579#define I2S2_SEL_O19_O20_MASK 0x1580#define I2S2_SEL_O19_O20_MASK_SFT (0x1 << 18)581#define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17582#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK 0x1583#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT (0x1 << 17)584#define I2S2_SEL_O03_O04_SFT 16585#define I2S2_SEL_O03_O04_MASK 0x1586#define I2S2_SEL_O03_O04_MASK_SFT (0x1 << 16)587#define I2S2_32BIT_EN_SFT 13588#define I2S2_32BIT_EN_MASK 0x1589#define I2S2_32BIT_EN_MASK_SFT (0x1 << 13)590#define I2S2_HD_EN_SFT 12591#define I2S2_HD_EN_MASK 0x1592#define I2S2_HD_EN_MASK_SFT (0x1 << 12)593#define I2S2_OUT_MODE_SFT 8594#define I2S2_OUT_MODE_MASK 0xf595#define I2S2_OUT_MODE_MASK_SFT (0xf << 8)596#define INV_LRCK_SFT 5597#define INV_LRCK_MASK 0x1598#define INV_LRCK_MASK_SFT (0x1 << 5)599#define I2S2_FMT_SFT 3600#define I2S2_FMT_MASK 0x1601#define I2S2_FMT_MASK_SFT (0x1 << 3)602#define I2S2_WLEN_SFT 1603#define I2S2_WLEN_MASK 0x1604#define I2S2_WLEN_MASK_SFT (0x1 << 1)605#define I2S2_EN_SFT 0606#define I2S2_EN_MASK 0x1607#define I2S2_EN_MASK_SFT (0x1 << 0)608609/* AFE_I2S_CON2 */610#define I2S3_LR_SWAP_SFT 31611#define I2S3_LR_SWAP_MASK 0x1612#define I2S3_LR_SWAP_MASK_SFT (0x1 << 31)613#define I2S3_UPDATE_WORD_SFT 24614#define I2S3_UPDATE_WORD_MASK 0x1f615#define I2S3_UPDATE_WORD_MASK_SFT (0x1f << 24)616#define I2S3_BCK_INV_SFT 23617#define I2S3_BCK_INV_MASK 0x1618#define I2S3_BCK_INV_MASK_SFT (0x1 << 23)619#define I2S3_FPGA_BIT_TEST_SFT 22620#define I2S3_FPGA_BIT_TEST_MASK 0x1621#define I2S3_FPGA_BIT_TEST_MASK_SFT (0x1 << 22)622#define I2S3_FPGA_BIT_SFT 21623#define I2S3_FPGA_BIT_MASK 0x1624#define I2S3_FPGA_BIT_MASK_SFT (0x1 << 21)625#define I2S3_LOOPBACK_SFT 20626#define I2S3_LOOPBACK_MASK 0x1627#define I2S3_LOOPBACK_MASK_SFT (0x1 << 20)628#define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17629#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK 0x1630#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT (0x1 << 17)631#define I2S3_HD_EN_SFT 12632#define I2S3_HD_EN_MASK 0x1633#define I2S3_HD_EN_MASK_SFT (0x1 << 12)634#define I2S3_OUT_MODE_SFT 8635#define I2S3_OUT_MODE_MASK 0xf636#define I2S3_OUT_MODE_MASK_SFT (0xf << 8)637#define I2S3_FMT_SFT 3638#define I2S3_FMT_MASK 0x1639#define I2S3_FMT_MASK_SFT (0x1 << 3)640#define I2S3_WLEN_SFT 1641#define I2S3_WLEN_MASK 0x1642#define I2S3_WLEN_MASK_SFT (0x1 << 1)643#define I2S3_EN_SFT 0644#define I2S3_EN_MASK 0x1645#define I2S3_EN_MASK_SFT (0x1 << 0)646647/* AFE_I2S_CON3 */648#define I2S4_LR_SWAP_SFT 31649#define I2S4_LR_SWAP_MASK 0x1650#define I2S4_LR_SWAP_MASK_SFT (0x1 << 31)651#define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17652#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK 0x1653#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT (0x1 << 17)654#define I2S4_32BIT_EN_SFT 13655#define I2S4_32BIT_EN_MASK 0x1656#define I2S4_32BIT_EN_MASK_SFT (0x1 << 13)657#define I2S4_HD_EN_SFT 12658#define I2S4_HD_EN_MASK 0x1659#define I2S4_HD_EN_MASK_SFT (0x1 << 12)660#define I2S4_OUT_MODE_SFT 8661#define I2S4_OUT_MODE_MASK 0xf662#define I2S4_OUT_MODE_MASK_SFT (0xf << 8)663#define INV_LRCK_SFT 5664#define INV_LRCK_MASK 0x1665#define INV_LRCK_MASK_SFT (0x1 << 5)666#define I2S4_FMT_SFT 3667#define I2S4_FMT_MASK 0x1668#define I2S4_FMT_MASK_SFT (0x1 << 3)669#define I2S4_WLEN_SFT 1670#define I2S4_WLEN_MASK 0x1671#define I2S4_WLEN_MASK_SFT (0x1 << 1)672#define I2S4_EN_SFT 0673#define I2S4_EN_MASK 0x1674#define I2S4_EN_MASK_SFT (0x1 << 0)675676/* AFE_I2S_CON4 */677#define I2S5_LR_SWAP_SFT 31678#define I2S5_LR_SWAP_MASK 0x1679#define I2S5_LR_SWAP_MASK_SFT (0x1 << 31)680#define I2S_LOOPBACK_SFT 20681#define I2S_LOOPBACK_MASK 0x1682#define I2S_LOOPBACK_MASK_SFT (0x1 << 20)683#define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17684#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK 0x1685#define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT (0x1 << 17)686#define I2S5_32BIT_EN_SFT 13687#define I2S5_32BIT_EN_MASK 0x1688#define I2S5_32BIT_EN_MASK_SFT (0x1 << 13)689#define I2S5_HD_EN_SFT 12690#define I2S5_HD_EN_MASK 0x1691#define I2S5_HD_EN_MASK_SFT (0x1 << 12)692#define I2S5_OUT_MODE_SFT 8693#define I2S5_OUT_MODE_MASK 0xf694#define I2S5_OUT_MODE_MASK_SFT (0xf << 8)695#define INV_LRCK_SFT 5696#define INV_LRCK_MASK 0x1697#define INV_LRCK_MASK_SFT (0x1 << 5)698#define I2S5_FMT_SFT 3699#define I2S5_FMT_MASK 0x1700#define I2S5_FMT_MASK_SFT (0x1 << 3)701#define I2S5_WLEN_SFT 1702#define I2S5_WLEN_MASK 0x1703#define I2S5_WLEN_MASK_SFT (0x1 << 1)704#define I2S5_EN_SFT 0705#define I2S5_EN_MASK 0x1706#define I2S5_EN_MASK_SFT (0x1 << 0)707708/* AFE_GAIN1_CON0 */709#define GAIN1_SAMPLE_PER_STEP_SFT 8710#define GAIN1_SAMPLE_PER_STEP_MASK 0xff711#define GAIN1_SAMPLE_PER_STEP_MASK_SFT (0xff << 8)712#define GAIN1_MODE_SFT 4713#define GAIN1_MODE_MASK 0xf714#define GAIN1_MODE_MASK_SFT (0xf << 4)715#define GAIN1_ON_SFT 0716#define GAIN1_ON_MASK 0x1717#define GAIN1_ON_MASK_SFT (0x1 << 0)718719/* AFE_GAIN1_CON1 */720#define GAIN1_TARGET_SFT 0721#define GAIN1_TARGET_MASK 0xfffff722#define GAIN1_TARGET_MASK_SFT (0xfffff << 0)723724/* AFE_GAIN2_CON0 */725#define GAIN2_SAMPLE_PER_STEP_SFT 8726#define GAIN2_SAMPLE_PER_STEP_MASK 0xff727#define GAIN2_SAMPLE_PER_STEP_MASK_SFT (0xff << 8)728#define GAIN2_MODE_SFT 4729#define GAIN2_MODE_MASK 0xf730#define GAIN2_MODE_MASK_SFT (0xf << 4)731#define GAIN2_ON_SFT 0732#define GAIN2_ON_MASK 0x1733#define GAIN2_ON_MASK_SFT (0x1 << 0)734735/* AFE_GAIN2_CON1 */736#define GAIN2_TARGET_SFT 0737#define GAIN2_TARGET_MASK 0xfffff738#define GAIN2_TARGET_MASK_SFT (0xfffff << 0)739740/* AFE_GAIN1_CUR */741#define AFE_GAIN1_CUR_SFT 0742#define AFE_GAIN1_CUR_MASK 0xfffff743#define AFE_GAIN1_CUR_MASK_SFT (0xfffff << 0)744745/* AFE_GAIN2_CUR */746#define AFE_GAIN2_CUR_SFT 0747#define AFE_GAIN2_CUR_MASK 0xfffff748#define AFE_GAIN2_CUR_MASK_SFT (0xfffff << 0)749750/* AFE_MEMIF_HD_MODE */751#define AWB2_HD_SFT 28752#define AWB2_HD_MASK 0x3753#define AWB2_HD_MASK_SFT (0x3 << 28)754#define HDMI_HD_SFT 20755#define HDMI_HD_MASK 0x3756#define HDMI_HD_MASK_SFT (0x3 << 20)757#define MOD_DAI_HD_SFT 18758#define MOD_DAI_HD_MASK 0x3759#define MOD_DAI_HD_MASK_SFT (0x3 << 18)760#define DAI_HD_SFT 16761#define DAI_HD_MASK 0x3762#define DAI_HD_MASK_SFT (0x3 << 16)763#define VUL2_HD_SFT 14764#define VUL2_HD_MASK 0x3765#define VUL2_HD_MASK_SFT (0x3 << 14)766#define VUL12_HD_SFT 12767#define VUL12_HD_MASK 0x3768#define VUL12_HD_MASK_SFT (0x3 << 12)769#define VUL_HD_SFT 10770#define VUL_HD_MASK 0x3771#define VUL_HD_MASK_SFT (0x3 << 10)772#define AWB_HD_SFT 8773#define AWB_HD_MASK 0x3774#define AWB_HD_MASK_SFT (0x3 << 8)775#define DL3_HD_SFT 6776#define DL3_HD_MASK 0x3777#define DL3_HD_MASK_SFT (0x3 << 6)778#define DL2_HD_SFT 4779#define DL2_HD_MASK 0x3780#define DL2_HD_MASK_SFT (0x3 << 4)781#define DL1_HD_SFT 0782#define DL1_HD_MASK 0x3783#define DL1_HD_MASK_SFT (0x3 << 0)784785/* AFE_MEMIF_HDALIGN */786#define AWB2_NORMAL_MODE_SFT 30787#define AWB2_NORMAL_MODE_MASK 0x1788#define AWB2_NORMAL_MODE_MASK_SFT (0x1 << 30)789#define HDMI_NORMAL_MODE_SFT 26790#define HDMI_NORMAL_MODE_MASK 0x1791#define HDMI_NORMAL_MODE_MASK_SFT (0x1 << 26)792#define MOD_DAI_NORMAL_MODE_SFT 25793#define MOD_DAI_NORMAL_MODE_MASK 0x1794#define MOD_DAI_NORMAL_MODE_MASK_SFT (0x1 << 25)795#define DAI_NORMAL_MODE_SFT 24796#define DAI_NORMAL_MODE_MASK 0x1797#define DAI_NORMAL_MODE_MASK_SFT (0x1 << 24)798#define VUL2_NORMAL_MODE_SFT 23799#define VUL2_NORMAL_MODE_MASK 0x1800#define VUL2_NORMAL_MODE_MASK_SFT (0x1 << 23)801#define VUL12_NORMAL_MODE_SFT 22802#define VUL12_NORMAL_MODE_MASK 0x1803#define VUL12_NORMAL_MODE_MASK_SFT (0x1 << 22)804#define VUL_NORMAL_MODE_SFT 21805#define VUL_NORMAL_MODE_MASK 0x1806#define VUL_NORMAL_MODE_MASK_SFT (0x1 << 21)807#define AWB_NORMAL_MODE_SFT 20808#define AWB_NORMAL_MODE_MASK 0x1809#define AWB_NORMAL_MODE_MASK_SFT (0x1 << 20)810#define DL3_NORMAL_MODE_SFT 19811#define DL3_NORMAL_MODE_MASK 0x1812#define DL3_NORMAL_MODE_MASK_SFT (0x1 << 19)813#define DL2_NORMAL_MODE_SFT 18814#define DL2_NORMAL_MODE_MASK 0x1815#define DL2_NORMAL_MODE_MASK_SFT (0x1 << 18)816#define DL1_NORMAL_MODE_SFT 16817#define DL1_NORMAL_MODE_MASK 0x1818#define DL1_NORMAL_MODE_MASK_SFT (0x1 << 16)819#define RESERVED1_SFT 15820#define RESERVED1_MASK 0x1821#define RESERVED1_MASK_SFT (0x1 << 15)822#define AWB2_ALIGN_SFT 14823#define AWB2_ALIGN_MASK 0x1824#define AWB2_ALIGN_MASK_SFT (0x1 << 14)825#define HDMI_HD_ALIGN_SFT 10826#define HDMI_HD_ALIGN_MASK 0x1827#define HDMI_HD_ALIGN_MASK_SFT (0x1 << 10)828#define MOD_DAI_HD_ALIGN_SFT 9829#define MOD_DAI_HD_ALIGN_MASK 0x1830#define MOD_DAI_HD_ALIGN_MASK_SFT (0x1 << 9)831#define VUL2_HD_ALIGN_SFT 7832#define VUL2_HD_ALIGN_MASK 0x1833#define VUL2_HD_ALIGN_MASK_SFT (0x1 << 7)834#define VUL12_HD_ALIGN_SFT 6835#define VUL12_HD_ALIGN_MASK 0x1836#define VUL12_HD_ALIGN_MASK_SFT (0x1 << 6)837#define VUL_HD_ALIGN_SFT 5838#define VUL_HD_ALIGN_MASK 0x1839#define VUL_HD_ALIGN_MASK_SFT (0x1 << 5)840#define AWB_HD_ALIGN_SFT 4841#define AWB_HD_ALIGN_MASK 0x1842#define AWB_HD_ALIGN_MASK_SFT (0x1 << 4)843#define DL3_HD_ALIGN_SFT 3844#define DL3_HD_ALIGN_MASK 0x1845#define DL3_HD_ALIGN_MASK_SFT (0x1 << 3)846#define DL2_HD_ALIGN_SFT 2847#define DL2_HD_ALIGN_MASK 0x1848#define DL2_HD_ALIGN_MASK_SFT (0x1 << 2)849#define DL1_HD_ALIGN_SFT 0850#define DL1_HD_ALIGN_MASK 0x1851#define DL1_HD_ALIGN_MASK_SFT (0x1 << 0)852853/* PCM_INTF_CON1 */854#define PCM_FIX_VALUE_SEL_SFT 31855#define PCM_FIX_VALUE_SEL_MASK 0x1856#define PCM_FIX_VALUE_SEL_MASK_SFT (0x1 << 31)857#define PCM_BUFFER_LOOPBACK_SFT 30858#define PCM_BUFFER_LOOPBACK_MASK 0x1859#define PCM_BUFFER_LOOPBACK_MASK_SFT (0x1 << 30)860#define PCM_PARALLEL_LOOPBACK_SFT 29861#define PCM_PARALLEL_LOOPBACK_MASK 0x1862#define PCM_PARALLEL_LOOPBACK_MASK_SFT (0x1 << 29)863#define PCM_SERIAL_LOOPBACK_SFT 28864#define PCM_SERIAL_LOOPBACK_MASK 0x1865#define PCM_SERIAL_LOOPBACK_MASK_SFT (0x1 << 28)866#define PCM_DAI_PCM_LOOPBACK_SFT 27867#define PCM_DAI_PCM_LOOPBACK_MASK 0x1868#define PCM_DAI_PCM_LOOPBACK_MASK_SFT (0x1 << 27)869#define PCM_I2S_PCM_LOOPBACK_SFT 26870#define PCM_I2S_PCM_LOOPBACK_MASK 0x1871#define PCM_I2S_PCM_LOOPBACK_MASK_SFT (0x1 << 26)872#define PCM_SYNC_DELSEL_SFT 25873#define PCM_SYNC_DELSEL_MASK 0x1874#define PCM_SYNC_DELSEL_MASK_SFT (0x1 << 25)875#define PCM_TX_LR_SWAP_SFT 24876#define PCM_TX_LR_SWAP_MASK 0x1877#define PCM_TX_LR_SWAP_MASK_SFT (0x1 << 24)878#define PCM_SYNC_OUT_INV_SFT 23879#define PCM_SYNC_OUT_INV_MASK 0x1880#define PCM_SYNC_OUT_INV_MASK_SFT (0x1 << 23)881#define PCM_BCLK_OUT_INV_SFT 22882#define PCM_BCLK_OUT_INV_MASK 0x1883#define PCM_BCLK_OUT_INV_MASK_SFT (0x1 << 22)884#define PCM_SYNC_IN_INV_SFT 21885#define PCM_SYNC_IN_INV_MASK 0x1886#define PCM_SYNC_IN_INV_MASK_SFT (0x1 << 21)887#define PCM_BCLK_IN_INV_SFT 20888#define PCM_BCLK_IN_INV_MASK 0x1889#define PCM_BCLK_IN_INV_MASK_SFT (0x1 << 20)890#define PCM_TX_LCH_RPT_SFT 19891#define PCM_TX_LCH_RPT_MASK 0x1892#define PCM_TX_LCH_RPT_MASK_SFT (0x1 << 19)893#define PCM_VBT_16K_MODE_SFT 18894#define PCM_VBT_16K_MODE_MASK 0x1895#define PCM_VBT_16K_MODE_MASK_SFT (0x1 << 18)896#define PCM_EXT_MODEM_SFT 17897#define PCM_EXT_MODEM_MASK 0x1898#define PCM_EXT_MODEM_MASK_SFT (0x1 << 17)899#define PCM_24BIT_SFT 16900#define PCM_24BIT_MASK 0x1901#define PCM_24BIT_MASK_SFT (0x1 << 16)902#define PCM_WLEN_SFT 14903#define PCM_WLEN_MASK 0x3904#define PCM_WLEN_MASK_SFT (0x3 << 14)905#define PCM_SYNC_LENGTH_SFT 9906#define PCM_SYNC_LENGTH_MASK 0x1f907#define PCM_SYNC_LENGTH_MASK_SFT (0x1f << 9)908#define PCM_SYNC_TYPE_SFT 8909#define PCM_SYNC_TYPE_MASK 0x1910#define PCM_SYNC_TYPE_MASK_SFT (0x1 << 8)911#define PCM_BT_MODE_SFT 7912#define PCM_BT_MODE_MASK 0x1913#define PCM_BT_MODE_MASK_SFT (0x1 << 7)914#define PCM_BYP_ASRC_SFT 6915#define PCM_BYP_ASRC_MASK 0x1916#define PCM_BYP_ASRC_MASK_SFT (0x1 << 6)917#define PCM_SLAVE_SFT 5918#define PCM_SLAVE_MASK 0x1919#define PCM_SLAVE_MASK_SFT (0x1 << 5)920#define PCM_MODE_SFT 3921#define PCM_MODE_MASK 0x3922#define PCM_MODE_MASK_SFT (0x3 << 3)923#define PCM_FMT_SFT 1924#define PCM_FMT_MASK 0x3925#define PCM_FMT_MASK_SFT (0x3 << 1)926#define PCM_EN_SFT 0927#define PCM_EN_MASK 0x1928#define PCM_EN_MASK_SFT (0x1 << 0)929930/* PCM_INTF_CON2 */931#define PCM1_TX_FIFO_OV_SFT 31932#define PCM1_TX_FIFO_OV_MASK 0x1933#define PCM1_TX_FIFO_OV_MASK_SFT (0x1 << 31)934#define PCM1_RX_FIFO_OV_SFT 30935#define PCM1_RX_FIFO_OV_MASK 0x1936#define PCM1_RX_FIFO_OV_MASK_SFT (0x1 << 30)937#define PCM2_TX_FIFO_OV_SFT 29938#define PCM2_TX_FIFO_OV_MASK 0x1939#define PCM2_TX_FIFO_OV_MASK_SFT (0x1 << 29)940#define PCM2_RX_FIFO_OV_SFT 28941#define PCM2_RX_FIFO_OV_MASK 0x1942#define PCM2_RX_FIFO_OV_MASK_SFT (0x1 << 28)943#define PCM1_SYNC_GLITCH_SFT 27944#define PCM1_SYNC_GLITCH_MASK 0x1945#define PCM1_SYNC_GLITCH_MASK_SFT (0x1 << 27)946#define PCM2_SYNC_GLITCH_SFT 26947#define PCM2_SYNC_GLITCH_MASK 0x1948#define PCM2_SYNC_GLITCH_MASK_SFT (0x1 << 26)949#define TX3_RCH_DBG_MODE_SFT 17950#define TX3_RCH_DBG_MODE_MASK 0x1951#define TX3_RCH_DBG_MODE_MASK_SFT (0x1 << 17)952#define PCM1_PCM2_LOOPBACK_SFT 16953#define PCM1_PCM2_LOOPBACK_MASK 0x1954#define PCM1_PCM2_LOOPBACK_MASK_SFT (0x1 << 16)955#define DAI_PCM_LOOPBACK_CH_SFT 14956#define DAI_PCM_LOOPBACK_CH_MASK 0x3957#define DAI_PCM_LOOPBACK_CH_MASK_SFT (0x3 << 14)958#define I2S_PCM_LOOPBACK_CH_SFT 12959#define I2S_PCM_LOOPBACK_CH_MASK 0x3960#define I2S_PCM_LOOPBACK_CH_MASK_SFT (0x3 << 12)961#define TX_FIX_VALUE_SFT 0962#define TX_FIX_VALUE_MASK 0xff963#define TX_FIX_VALUE_MASK_SFT (0xff << 0)964965/* PCM2_INTF_CON */966#define PCM2_TX_FIX_VALUE_SFT 24967#define PCM2_TX_FIX_VALUE_MASK 0xff968#define PCM2_TX_FIX_VALUE_MASK_SFT (0xff << 24)969#define PCM2_FIX_VALUE_SEL_SFT 23970#define PCM2_FIX_VALUE_SEL_MASK 0x1971#define PCM2_FIX_VALUE_SEL_MASK_SFT (0x1 << 23)972#define PCM2_BUFFER_LOOPBACK_SFT 22973#define PCM2_BUFFER_LOOPBACK_MASK 0x1974#define PCM2_BUFFER_LOOPBACK_MASK_SFT (0x1 << 22)975#define PCM2_PARALLEL_LOOPBACK_SFT 21976#define PCM2_PARALLEL_LOOPBACK_MASK 0x1977#define PCM2_PARALLEL_LOOPBACK_MASK_SFT (0x1 << 21)978#define PCM2_SERIAL_LOOPBACK_SFT 20979#define PCM2_SERIAL_LOOPBACK_MASK 0x1980#define PCM2_SERIAL_LOOPBACK_MASK_SFT (0x1 << 20)981#define PCM2_DAI_PCM_LOOPBACK_SFT 19982#define PCM2_DAI_PCM_LOOPBACK_MASK 0x1983#define PCM2_DAI_PCM_LOOPBACK_MASK_SFT (0x1 << 19)984#define PCM2_I2S_PCM_LOOPBACK_SFT 18985#define PCM2_I2S_PCM_LOOPBACK_MASK 0x1986#define PCM2_I2S_PCM_LOOPBACK_MASK_SFT (0x1 << 18)987#define PCM2_SYNC_DELSEL_SFT 17988#define PCM2_SYNC_DELSEL_MASK 0x1989#define PCM2_SYNC_DELSEL_MASK_SFT (0x1 << 17)990#define PCM2_TX_LR_SWAP_SFT 16991#define PCM2_TX_LR_SWAP_MASK 0x1992#define PCM2_TX_LR_SWAP_MASK_SFT (0x1 << 16)993#define PCM2_SYNC_IN_INV_SFT 15994#define PCM2_SYNC_IN_INV_MASK 0x1995#define PCM2_SYNC_IN_INV_MASK_SFT (0x1 << 15)996#define PCM2_BCLK_IN_INV_SFT 14997#define PCM2_BCLK_IN_INV_MASK 0x1998#define PCM2_BCLK_IN_INV_MASK_SFT (0x1 << 14)999#define PCM2_TX_LCH_RPT_SFT 131000#define PCM2_TX_LCH_RPT_MASK 0x11001#define PCM2_TX_LCH_RPT_MASK_SFT (0x1 << 13)1002#define PCM2_VBT_16K_MODE_SFT 121003#define PCM2_VBT_16K_MODE_MASK 0x11004#define PCM2_VBT_16K_MODE_MASK_SFT (0x1 << 12)1005#define PCM2_LOOPBACK_CH_SEL_SFT 101006#define PCM2_LOOPBACK_CH_SEL_MASK 0x31007#define PCM2_LOOPBACK_CH_SEL_MASK_SFT (0x3 << 10)1008#define PCM2_TX2_BT_MODE_SFT 81009#define PCM2_TX2_BT_MODE_MASK 0x11010#define PCM2_TX2_BT_MODE_MASK_SFT (0x1 << 8)1011#define PCM2_BT_MODE_SFT 71012#define PCM2_BT_MODE_MASK 0x11013#define PCM2_BT_MODE_MASK_SFT (0x1 << 7)1014#define PCM2_AFIFO_SFT 61015#define PCM2_AFIFO_MASK 0x11016#define PCM2_AFIFO_MASK_SFT (0x1 << 6)1017#define PCM2_WLEN_SFT 51018#define PCM2_WLEN_MASK 0x11019#define PCM2_WLEN_MASK_SFT (0x1 << 5)1020#define PCM2_MODE_SFT 31021#define PCM2_MODE_MASK 0x31022#define PCM2_MODE_MASK_SFT (0x3 << 3)1023#define PCM2_FMT_SFT 11024#define PCM2_FMT_MASK 0x31025#define PCM2_FMT_MASK_SFT (0x3 << 1)1026#define PCM2_EN_SFT 01027#define PCM2_EN_MASK 0x11028#define PCM2_EN_MASK_SFT (0x1 << 0)10291030/* AFE_ADDA_MTKAIF_CFG0 */1031#define MTKAIF_RXIF_CLKINV_ADC_SFT 311032#define MTKAIF_RXIF_CLKINV_ADC_MASK 0x11033#define MTKAIF_RXIF_CLKINV_ADC_MASK_SFT (0x1 << 31)1034#define MTKAIF_RXIF_BYPASS_SRC_SFT 171035#define MTKAIF_RXIF_BYPASS_SRC_MASK 0x11036#define MTKAIF_RXIF_BYPASS_SRC_MASK_SFT (0x1 << 17)1037#define MTKAIF_RXIF_PROTOCOL2_SFT 161038#define MTKAIF_RXIF_PROTOCOL2_MASK 0x11039#define MTKAIF_RXIF_PROTOCOL2_MASK_SFT (0x1 << 16)1040#define MTKAIF_TXIF_BYPASS_SRC_SFT 51041#define MTKAIF_TXIF_BYPASS_SRC_MASK 0x11042#define MTKAIF_TXIF_BYPASS_SRC_MASK_SFT (0x1 << 5)1043#define MTKAIF_TXIF_PROTOCOL2_SFT 41044#define MTKAIF_TXIF_PROTOCOL2_MASK 0x11045#define MTKAIF_TXIF_PROTOCOL2_MASK_SFT (0x1 << 4)1046#define MTKAIF_TXIF_8TO5_SFT 21047#define MTKAIF_TXIF_8TO5_MASK 0x11048#define MTKAIF_TXIF_8TO5_MASK_SFT (0x1 << 2)1049#define MTKAIF_RXIF_8TO5_SFT 11050#define MTKAIF_RXIF_8TO5_MASK 0x11051#define MTKAIF_RXIF_8TO5_MASK_SFT (0x1 << 1)1052#define MTKAIF_IF_LOOPBACK1_SFT 01053#define MTKAIF_IF_LOOPBACK1_MASK 0x11054#define MTKAIF_IF_LOOPBACK1_MASK_SFT (0x1 << 0)10551056/* AFE_ADDA_MTKAIF_RX_CFG2 */1057#define MTKAIF_RXIF_DETECT_ON_PROTOCOL2_SFT 161058#define MTKAIF_RXIF_DETECT_ON_PROTOCOL2_MASK 0x11059#define MTKAIF_RXIF_DETECT_ON_PROTOCOL2_MASK_SFT (0x1 << 16)1060#define MTKAIF_RXIF_DELAY_CYCLE_SFT 121061#define MTKAIF_RXIF_DELAY_CYCLE_MASK 0xf1062#define MTKAIF_RXIF_DELAY_CYCLE_MASK_SFT (0xf << 12)1063#define MTKAIF_RXIF_DELAY_DATA_SFT 81064#define MTKAIF_RXIF_DELAY_DATA_MASK 0x11065#define MTKAIF_RXIF_DELAY_DATA_MASK_SFT (0x1 << 8)1066#define MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_SFT 41067#define MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_MASK 0x71068#define MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_MASK_SFT (0x7 << 4)10691070/* AFE_ADDA_DL_SRC2_CON0 */1071#define DL_2_INPUT_MODE_CTL_SFT 281072#define DL_2_INPUT_MODE_CTL_MASK 0xf1073#define DL_2_INPUT_MODE_CTL_MASK_SFT (0xf << 28)1074#define DL_2_CH1_SATURATION_EN_CTL_SFT 271075#define DL_2_CH1_SATURATION_EN_CTL_MASK 0x11076#define DL_2_CH1_SATURATION_EN_CTL_MASK_SFT (0x1 << 27)1077#define DL_2_CH2_SATURATION_EN_CTL_SFT 261078#define DL_2_CH2_SATURATION_EN_CTL_MASK 0x11079#define DL_2_CH2_SATURATION_EN_CTL_MASK_SFT (0x1 << 26)1080#define DL_2_OUTPUT_SEL_CTL_SFT 241081#define DL_2_OUTPUT_SEL_CTL_MASK 0x31082#define DL_2_OUTPUT_SEL_CTL_MASK_SFT (0x3 << 24)1083#define DL_2_FADEIN_0START_EN_SFT 161084#define DL_2_FADEIN_0START_EN_MASK 0x31085#define DL_2_FADEIN_0START_EN_MASK_SFT (0x3 << 16)1086#define DL_DISABLE_HW_CG_CTL_SFT 151087#define DL_DISABLE_HW_CG_CTL_MASK 0x11088#define DL_DISABLE_HW_CG_CTL_MASK_SFT (0x1 << 15)1089#define C_DATA_EN_SEL_CTL_PRE_SFT 141090#define C_DATA_EN_SEL_CTL_PRE_MASK 0x11091#define C_DATA_EN_SEL_CTL_PRE_MASK_SFT (0x1 << 14)1092#define DL_2_SIDE_TONE_ON_CTL_PRE_SFT 131093#define DL_2_SIDE_TONE_ON_CTL_PRE_MASK 0x11094#define DL_2_SIDE_TONE_ON_CTL_PRE_MASK_SFT (0x1 << 13)1095#define DL_2_MUTE_CH1_OFF_CTL_PRE_SFT 121096#define DL_2_MUTE_CH1_OFF_CTL_PRE_MASK 0x11097#define DL_2_MUTE_CH1_OFF_CTL_PRE_MASK_SFT (0x1 << 12)1098#define DL_2_MUTE_CH2_OFF_CTL_PRE_SFT 111099#define DL_2_MUTE_CH2_OFF_CTL_PRE_MASK 0x11100#define DL_2_MUTE_CH2_OFF_CTL_PRE_MASK_SFT (0x1 << 11)1101#define DL2_ARAMPSP_CTL_PRE_SFT 91102#define DL2_ARAMPSP_CTL_PRE_MASK 0x31103#define DL2_ARAMPSP_CTL_PRE_MASK_SFT (0x3 << 9)1104#define DL_2_IIRMODE_CTL_PRE_SFT 61105#define DL_2_IIRMODE_CTL_PRE_MASK 0x71106#define DL_2_IIRMODE_CTL_PRE_MASK_SFT (0x7 << 6)1107#define DL_2_VOICE_MODE_CTL_PRE_SFT 51108#define DL_2_VOICE_MODE_CTL_PRE_MASK 0x11109#define DL_2_VOICE_MODE_CTL_PRE_MASK_SFT (0x1 << 5)1110#define D2_2_MUTE_CH1_ON_CTL_PRE_SFT 41111#define D2_2_MUTE_CH1_ON_CTL_PRE_MASK 0x11112#define D2_2_MUTE_CH1_ON_CTL_PRE_MASK_SFT (0x1 << 4)1113#define D2_2_MUTE_CH2_ON_CTL_PRE_SFT 31114#define D2_2_MUTE_CH2_ON_CTL_PRE_MASK 0x11115#define D2_2_MUTE_CH2_ON_CTL_PRE_MASK_SFT (0x1 << 3)1116#define DL_2_IIR_ON_CTL_PRE_SFT 21117#define DL_2_IIR_ON_CTL_PRE_MASK 0x11118#define DL_2_IIR_ON_CTL_PRE_MASK_SFT (0x1 << 2)1119#define DL_2_GAIN_ON_CTL_PRE_SFT 11120#define DL_2_GAIN_ON_CTL_PRE_MASK 0x11121#define DL_2_GAIN_ON_CTL_PRE_MASK_SFT (0x1 << 1)1122#define DL_2_SRC_ON_TMP_CTL_PRE_SFT 01123#define DL_2_SRC_ON_TMP_CTL_PRE_MASK 0x11124#define DL_2_SRC_ON_TMP_CTL_PRE_MASK_SFT (0x1 << 0)11251126/* AFE_ADDA_DL_SRC2_CON1 */1127#define DL_2_GAIN_CTL_PRE_SFT 161128#define DL_2_GAIN_CTL_PRE_MASK 0xffff1129#define DL_2_GAIN_CTL_PRE_MASK_SFT (0xffff << 16)1130#define DL_2_GAIN_MODE_CTL_SFT 01131#define DL_2_GAIN_MODE_CTL_MASK 0x11132#define DL_2_GAIN_MODE_CTL_MASK_SFT (0x1 << 0)11331134/* AFE_ADDA_UL_SRC_CON0 */1135#define ULCF_CFG_EN_CTL_SFT 311136#define ULCF_CFG_EN_CTL_MASK 0x11137#define ULCF_CFG_EN_CTL_MASK_SFT (0x1 << 31)1138#define UL_MODE_3P25M_CH2_CTL_SFT 221139#define UL_MODE_3P25M_CH2_CTL_MASK 0x11140#define UL_MODE_3P25M_CH2_CTL_MASK_SFT (0x1 << 22)1141#define UL_MODE_3P25M_CH1_CTL_SFT 211142#define UL_MODE_3P25M_CH1_CTL_MASK 0x11143#define UL_MODE_3P25M_CH1_CTL_MASK_SFT (0x1 << 21)1144#define UL_VOICE_MODE_CH1_CH2_CTL_SFT 171145#define UL_VOICE_MODE_CH1_CH2_CTL_MASK 0x71146#define UL_VOICE_MODE_CH1_CH2_CTL_MASK_SFT (0x7 << 17)1147#define DMIC_LOW_POWER_MODE_CTL_SFT 141148#define DMIC_LOW_POWER_MODE_CTL_MASK 0x31149#define DMIC_LOW_POWER_MODE_CTL_MASK_SFT (0x3 << 14)1150#define UL_DISABLE_HW_CG_CTL_SFT 121151#define UL_DISABLE_HW_CG_CTL_MASK 0x11152#define UL_DISABLE_HW_CG_CTL_MASK_SFT (0x1 << 12)1153#define UL_IIR_ON_TMP_CTL_SFT 101154#define UL_IIR_ON_TMP_CTL_MASK 0x11155#define UL_IIR_ON_TMP_CTL_MASK_SFT (0x1 << 10)1156#define UL_IIRMODE_CTL_SFT 71157#define UL_IIRMODE_CTL_MASK 0x71158#define UL_IIRMODE_CTL_MASK_SFT (0x7 << 7)1159#define DIGMIC_3P25M_1P625M_SEL_CTL_SFT 51160#define DIGMIC_3P25M_1P625M_SEL_CTL_MASK 0x11161#define DIGMIC_3P25M_1P625M_SEL_CTL_MASK_SFT (0x1 << 5)1162#define UL_LOOP_BACK_MODE_CTL_SFT 21163#define UL_LOOP_BACK_MODE_CTL_MASK 0x11164#define UL_LOOP_BACK_MODE_CTL_MASK_SFT (0x1 << 2)1165#define UL_SDM_3_LEVEL_CTL_SFT 11166#define UL_SDM_3_LEVEL_CTL_MASK 0x11167#define UL_SDM_3_LEVEL_CTL_MASK_SFT (0x1 << 1)1168#define UL_SRC_ON_TMP_CTL_SFT 01169#define UL_SRC_ON_TMP_CTL_MASK 0x11170#define UL_SRC_ON_TMP_CTL_MASK_SFT (0x1 << 0)11711172/* AFE_ADDA_UL_SRC_CON1 */1173#define C_DAC_EN_CTL_SFT 271174#define C_DAC_EN_CTL_MASK 0x11175#define C_DAC_EN_CTL_MASK_SFT (0x1 << 27)1176#define C_MUTE_SW_CTL_SFT 261177#define C_MUTE_SW_CTL_MASK 0x11178#define C_MUTE_SW_CTL_MASK_SFT (0x1 << 26)1179#define ASDM_SRC_SEL_CTL_SFT 251180#define ASDM_SRC_SEL_CTL_MASK 0x11181#define ASDM_SRC_SEL_CTL_MASK_SFT (0x1 << 25)1182#define C_AMP_DIV_CH2_CTL_SFT 211183#define C_AMP_DIV_CH2_CTL_MASK 0x71184#define C_AMP_DIV_CH2_CTL_MASK_SFT (0x7 << 21)1185#define C_FREQ_DIV_CH2_CTL_SFT 161186#define C_FREQ_DIV_CH2_CTL_MASK 0x1f1187#define C_FREQ_DIV_CH2_CTL_MASK_SFT (0x1f << 16)1188#define C_SINE_MODE_CH2_CTL_SFT 121189#define C_SINE_MODE_CH2_CTL_MASK 0xf1190#define C_SINE_MODE_CH2_CTL_MASK_SFT (0xf << 12)1191#define C_AMP_DIV_CH1_CTL_SFT 91192#define C_AMP_DIV_CH1_CTL_MASK 0x71193#define C_AMP_DIV_CH1_CTL_MASK_SFT (0x7 << 9)1194#define C_FREQ_DIV_CH1_CTL_SFT 41195#define C_FREQ_DIV_CH1_CTL_MASK 0x1f1196#define C_FREQ_DIV_CH1_CTL_MASK_SFT (0x1f << 4)1197#define C_SINE_MODE_CH1_CTL_SFT 01198#define C_SINE_MODE_CH1_CTL_MASK 0xf1199#define C_SINE_MODE_CH1_CTL_MASK_SFT (0xf << 0)12001201/* AFE_ADDA_TOP_CON0 */1202#define C_LOOP_BACK_MODE_CTL_SFT 121203#define C_LOOP_BACK_MODE_CTL_MASK 0xf1204#define C_LOOP_BACK_MODE_CTL_MASK_SFT (0xf << 12)1205#define C_EXT_ADC_CTL_SFT 01206#define C_EXT_ADC_CTL_MASK 0x11207#define C_EXT_ADC_CTL_MASK_SFT (0x1 << 0)12081209/* AFE_ADDA_UL_DL_CON0 */1210#define AFE_ADDA6_UL_LR_SWAP_SFT 151211#define AFE_ADDA6_UL_LR_SWAP_MASK 0x11212#define AFE_ADDA6_UL_LR_SWAP_MASK_SFT (0x1 << 15)1213#define AFE_ADDA6_CKDIV_RST_SFT 141214#define AFE_ADDA6_CKDIV_RST_MASK 0x11215#define AFE_ADDA6_CKDIV_RST_MASK_SFT (0x1 << 14)1216#define AFE_ADDA6_FIFO_AUTO_RST_SFT 131217#define AFE_ADDA6_FIFO_AUTO_RST_MASK 0x11218#define AFE_ADDA6_FIFO_AUTO_RST_MASK_SFT (0x1 << 13)1219#define UL_FIFO_DIGMIC_TESTIN_SFT 51220#define UL_FIFO_DIGMIC_TESTIN_MASK 0x31221#define UL_FIFO_DIGMIC_TESTIN_MASK_SFT (0x3 << 5)1222#define UL_FIFO_DIGMIC_WDATA_TESTEN_SFT 41223#define UL_FIFO_DIGMIC_WDATA_TESTEN_MASK 0x11224#define UL_FIFO_DIGMIC_WDATA_TESTEN_MASK_SFT (0x1 << 4)1225#define ADDA_AFE_ON_SFT 01226#define ADDA_AFE_ON_MASK 0x11227#define ADDA_AFE_ON_MASK_SFT (0x1 << 0)12281229/* AFE_SIDETONE_CON0 */1230#define R_RDY_SFT 301231#define R_RDY_MASK 0x11232#define R_RDY_MASK_SFT (0x1 << 30)1233#define W_RDY_SFT 291234#define W_RDY_MASK 0x11235#define W_RDY_MASK_SFT (0x1 << 29)1236#define R_W_EN_SFT 251237#define R_W_EN_MASK 0x11238#define R_W_EN_MASK_SFT (0x1 << 25)1239#define R_W_SEL_SFT 241240#define R_W_SEL_MASK 0x11241#define R_W_SEL_MASK_SFT (0x1 << 24)1242#define SEL_CH2_SFT 231243#define SEL_CH2_MASK 0x11244#define SEL_CH2_MASK_SFT (0x1 << 23)1245#define SIDE_TONE_COEFFICIENT_ADDR_SFT 161246#define SIDE_TONE_COEFFICIENT_ADDR_MASK 0x1f1247#define SIDE_TONE_COEFFICIENT_ADDR_MASK_SFT (0x1f << 16)1248#define SIDE_TONE_COEFFICIENT_SFT 01249#define SIDE_TONE_COEFFICIENT_MASK 0xffff1250#define SIDE_TONE_COEFFICIENT_MASK_SFT (0xffff << 0)12511252/* AFE_SIDETONE_COEFF */1253#define SIDE_TONE_COEFF_SFT 01254#define SIDE_TONE_COEFF_MASK 0xffff1255#define SIDE_TONE_COEFF_MASK_SFT (0xffff << 0)12561257/* AFE_SIDETONE_CON1 */1258#define STF_BYPASS_MODE_SFT 311259#define STF_BYPASS_MODE_MASK 0x11260#define STF_BYPASS_MODE_MASK_SFT (0x1 << 31)1261#define STF_BYPASS_MODE_O28_O29_SFT 301262#define STF_BYPASS_MODE_O28_O29_MASK 0x11263#define STF_BYPASS_MODE_O28_O29_MASK_SFT (0x1 << 30)1264#define STF_BYPASS_MODE_I2S4_SFT 291265#define STF_BYPASS_MODE_I2S4_MASK 0x11266#define STF_BYPASS_MODE_I2S4_MASK_SFT (0x1 << 29)1267#define STF_BYPASS_MODE_I2S5_SFT 281268#define STF_BYPASS_MODE_I2S5_MASK 0x11269#define STF_BYPASS_MODE_I2S5_MASK_SFT (0x1 << 28)1270#define STF_INPUT_EN_SEL_SFT 131271#define STF_INPUT_EN_SEL_MASK 0x11272#define STF_INPUT_EN_SEL_MASK_SFT (0x1 << 13)1273#define STF_SOURCE_FROM_O19O20_SFT 121274#define STF_SOURCE_FROM_O19O20_MASK 0x11275#define STF_SOURCE_FROM_O19O20_MASK_SFT (0x1 << 12)1276#define SIDE_TONE_ON_SFT 81277#define SIDE_TONE_ON_MASK 0x11278#define SIDE_TONE_ON_MASK_SFT (0x1 << 8)1279#define SIDE_TONE_HALF_TAP_NUM_SFT 01280#define SIDE_TONE_HALF_TAP_NUM_MASK 0x3f1281#define SIDE_TONE_HALF_TAP_NUM_MASK_SFT (0x3f << 0)12821283/* AFE_SIDETONE_GAIN */1284#define POSITIVE_GAIN_SFT 161285#define POSITIVE_GAIN_MASK 0x71286#define POSITIVE_GAIN_MASK_SFT (0x7 << 16)1287#define SIDE_TONE_GAIN_SFT 01288#define SIDE_TONE_GAIN_MASK 0xffff1289#define SIDE_TONE_GAIN_MASK_SFT (0xffff << 0)12901291/* AFE_ADDA_DL_SDM_DCCOMP_CON */1292#define AUD_DC_COMP_EN_SFT 81293#define AUD_DC_COMP_EN_MASK 0x11294#define AUD_DC_COMP_EN_MASK_SFT (0x1 << 8)1295#define ATTGAIN_CTL_SFT 01296#define ATTGAIN_CTL_MASK 0x3f1297#define ATTGAIN_CTL_MASK_SFT (0x3f << 0)12981299/* AFE_SINEGEN_CON0 */1300#define DAC_EN_SFT 261301#define DAC_EN_MASK 0x11302#define DAC_EN_MASK_SFT (0x1 << 26)1303#define MUTE_SW_CH2_SFT 251304#define MUTE_SW_CH2_MASK 0x11305#define MUTE_SW_CH2_MASK_SFT (0x1 << 25)1306#define MUTE_SW_CH1_SFT 241307#define MUTE_SW_CH1_MASK 0x11308#define MUTE_SW_CH1_MASK_SFT (0x1 << 24)1309#define SINE_MODE_CH2_SFT 201310#define SINE_MODE_CH2_MASK 0xf1311#define SINE_MODE_CH2_MASK_SFT (0xf << 20)1312#define AMP_DIV_CH2_SFT 171313#define AMP_DIV_CH2_MASK 0x71314#define AMP_DIV_CH2_MASK_SFT (0x7 << 17)1315#define FREQ_DIV_CH2_SFT 121316#define FREQ_DIV_CH2_MASK 0x1f1317#define FREQ_DIV_CH2_MASK_SFT (0x1f << 12)1318#define SINE_MODE_CH1_SFT 81319#define SINE_MODE_CH1_MASK 0xf1320#define SINE_MODE_CH1_MASK_SFT (0xf << 8)1321#define AMP_DIV_CH1_SFT 51322#define AMP_DIV_CH1_MASK 0x71323#define AMP_DIV_CH1_MASK_SFT (0x7 << 5)1324#define FREQ_DIV_CH1_SFT 01325#define FREQ_DIV_CH1_MASK 0x1f1326#define FREQ_DIV_CH1_MASK_SFT (0x1f << 0)13271328/* AFE_SINEGEN_CON2 */1329#define INNER_LOOP_BACK_MODE_SFT 01330#define INNER_LOOP_BACK_MODE_MASK 0x3f1331#define INNER_LOOP_BACK_MODE_MASK_SFT (0x3f << 0)13321333/* AFE_MEMIF_MINLEN */1334#define HDMI_MINLEN_SFT 241335#define HDMI_MINLEN_MASK 0xf1336#define HDMI_MINLEN_MASK_SFT (0xf << 24)1337#define DL3_MINLEN_SFT 121338#define DL3_MINLEN_MASK 0xf1339#define DL3_MINLEN_MASK_SFT (0xf << 12)1340#define DL2_MINLEN_SFT 81341#define DL2_MINLEN_MASK 0xf1342#define DL2_MINLEN_MASK_SFT (0xf << 8)1343#define DL1_DATA2_MINLEN_SFT 41344#define DL1_DATA2_MINLEN_MASK 0xf1345#define DL1_DATA2_MINLEN_MASK_SFT (0xf << 4)1346#define DL1_MINLEN_SFT 01347#define DL1_MINLEN_MASK 0xf1348#define DL1_MINLEN_MASK_SFT (0xf << 0)13491350/* AFE_MEMIF_MAXLEN */1351#define HDMI_MAXLEN_SFT 241352#define HDMI_MAXLEN_MASK 0xf1353#define HDMI_MAXLEN_MASK_SFT (0xf << 24)1354#define DL3_MAXLEN_SFT 81355#define DL3_MAXLEN_MASK 0xf1356#define DL3_MAXLEN_MASK_SFT (0xf << 8)1357#define DL2_MAXLEN_SFT 41358#define DL2_MAXLEN_MASK 0xf1359#define DL2_MAXLEN_MASK_SFT (0xf << 4)1360#define DL1_MAXLEN_SFT 01361#define DL1_MAXLEN_MASK 0x31362#define DL1_MAXLEN_MASK_SFT (0x3 << 0)13631364/* AFE_MEMIF_PBUF_SIZE */1365#define VUL12_4CH_SFT 171366#define VUL12_4CH_MASK 0x11367#define VUL12_4CH_MASK_SFT (0x1 << 17)1368#define DL3_PBUF_SIZE_SFT 101369#define DL3_PBUF_SIZE_MASK 0x31370#define DL3_PBUF_SIZE_MASK_SFT (0x3 << 10)1371#define HDMI_PBUF_SIZE_SFT 41372#define HDMI_PBUF_SIZE_MASK 0x31373#define HDMI_PBUF_SIZE_MASK_SFT (0x3 << 4)1374#define DL2_PBUF_SIZE_SFT 21375#define DL2_PBUF_SIZE_MASK 0x31376#define DL2_PBUF_SIZE_MASK_SFT (0x3 << 2)1377#define DL1_PBUF_SIZE_SFT 01378#define DL1_PBUF_SIZE_MASK 0x31379#define DL1_PBUF_SIZE_MASK_SFT (0x3 << 0)13801381/* AFE_HD_ENGEN_ENABLE */1382#define AFE_24M_ON_SFT 11383#define AFE_24M_ON_MASK 0x11384#define AFE_24M_ON_MASK_SFT (0x1 << 1)1385#define AFE_22M_ON_SFT 01386#define AFE_22M_ON_MASK 0x11387#define AFE_22M_ON_MASK_SFT (0x1 << 0)13881389/* AFE_IRQ_MCU_CON0 */1390#define IRQ12_MCU_ON_SFT 121391#define IRQ12_MCU_ON_MASK 0x11392#define IRQ12_MCU_ON_MASK_SFT (0x1 << 12)1393#define IRQ11_MCU_ON_SFT 111394#define IRQ11_MCU_ON_MASK 0x11395#define IRQ11_MCU_ON_MASK_SFT (0x1 << 11)1396#define IRQ10_MCU_ON_SFT 101397#define IRQ10_MCU_ON_MASK 0x11398#define IRQ10_MCU_ON_MASK_SFT (0x1 << 10)1399#define IRQ9_MCU_ON_SFT 91400#define IRQ9_MCU_ON_MASK 0x11401#define IRQ9_MCU_ON_MASK_SFT (0x1 << 9)1402#define IRQ8_MCU_ON_SFT 81403#define IRQ8_MCU_ON_MASK 0x11404#define IRQ8_MCU_ON_MASK_SFT (0x1 << 8)1405#define IRQ7_MCU_ON_SFT 71406#define IRQ7_MCU_ON_MASK 0x11407#define IRQ7_MCU_ON_MASK_SFT (0x1 << 7)1408#define IRQ6_MCU_ON_SFT 61409#define IRQ6_MCU_ON_MASK 0x11410#define IRQ6_MCU_ON_MASK_SFT (0x1 << 6)1411#define IRQ5_MCU_ON_SFT 51412#define IRQ5_MCU_ON_MASK 0x11413#define IRQ5_MCU_ON_MASK_SFT (0x1 << 5)1414#define IRQ4_MCU_ON_SFT 41415#define IRQ4_MCU_ON_MASK 0x11416#define IRQ4_MCU_ON_MASK_SFT (0x1 << 4)1417#define IRQ3_MCU_ON_SFT 31418#define IRQ3_MCU_ON_MASK 0x11419#define IRQ3_MCU_ON_MASK_SFT (0x1 << 3)1420#define IRQ2_MCU_ON_SFT 21421#define IRQ2_MCU_ON_MASK 0x11422#define IRQ2_MCU_ON_MASK_SFT (0x1 << 2)1423#define IRQ1_MCU_ON_SFT 11424#define IRQ1_MCU_ON_MASK 0x11425#define IRQ1_MCU_ON_MASK_SFT (0x1 << 1)1426#define IRQ0_MCU_ON_SFT 01427#define IRQ0_MCU_ON_MASK 0x11428#define IRQ0_MCU_ON_MASK_SFT (0x1 << 0)14291430/* AFE_IRQ_MCU_CON1 */1431#define IRQ7_MCU_MODE_SFT 281432#define IRQ7_MCU_MODE_MASK 0xf1433#define IRQ7_MCU_MODE_MASK_SFT (0xf << 28)1434#define IRQ6_MCU_MODE_SFT 241435#define IRQ6_MCU_MODE_MASK 0xf1436#define IRQ6_MCU_MODE_MASK_SFT (0xf << 24)1437#define IRQ5_MCU_MODE_SFT 201438#define IRQ5_MCU_MODE_MASK 0xf1439#define IRQ5_MCU_MODE_MASK_SFT (0xf << 20)1440#define IRQ4_MCU_MODE_SFT 161441#define IRQ4_MCU_MODE_MASK 0xf1442#define IRQ4_MCU_MODE_MASK_SFT (0xf << 16)1443#define IRQ3_MCU_MODE_SFT 121444#define IRQ3_MCU_MODE_MASK 0xf1445#define IRQ3_MCU_MODE_MASK_SFT (0xf << 12)1446#define IRQ2_MCU_MODE_SFT 81447#define IRQ2_MCU_MODE_MASK 0xf1448#define IRQ2_MCU_MODE_MASK_SFT (0xf << 8)1449#define IRQ1_MCU_MODE_SFT 41450#define IRQ1_MCU_MODE_MASK 0xf1451#define IRQ1_MCU_MODE_MASK_SFT (0xf << 4)1452#define IRQ0_MCU_MODE_SFT 01453#define IRQ0_MCU_MODE_MASK 0xf1454#define IRQ0_MCU_MODE_MASK_SFT (0xf << 0)14551456/* AFE_IRQ_MCU_CON2 */1457#define IRQ12_MCU_MODE_SFT 41458#define IRQ12_MCU_MODE_MASK 0xf1459#define IRQ12_MCU_MODE_MASK_SFT (0xf << 4)1460#define IRQ11_MCU_MODE_SFT 01461#define IRQ11_MCU_MODE_MASK 0xf1462#define IRQ11_MCU_MODE_MASK_SFT (0xf << 0)14631464/* AFE_IRQ_MCU_CLR */1465#define IRQ12_MCU_MISS_CNT_CLR_SFT 281466#define IRQ12_MCU_MISS_CNT_CLR_MASK 0x11467#define IRQ12_MCU_MISS_CNT_CLR_MASK_SFT (0x1 << 28)1468#define IRQ11_MCU_MISS_CNT_CLR_SFT 271469#define IRQ11_MCU_MISS_CNT_CLR_MASK 0x11470#define IRQ11_MCU_MISS_CNT_CLR_MASK_SFT (0x1 << 27)1471#define IRQ10_MCU_MISS_CLR_SFT 261472#define IRQ10_MCU_MISS_CLR_MASK 0x11473#define IRQ10_MCU_MISS_CLR_MASK_SFT (0x1 << 26)1474#define IRQ9_MCU_MISS_CLR_SFT 251475#define IRQ9_MCU_MISS_CLR_MASK 0x11476#define IRQ9_MCU_MISS_CLR_MASK_SFT (0x1 << 25)1477#define IRQ8_MCU_MISS_CLR_SFT 241478#define IRQ8_MCU_MISS_CLR_MASK 0x11479#define IRQ8_MCU_MISS_CLR_MASK_SFT (0x1 << 24)1480#define IRQ7_MCU_MISS_CLR_SFT 231481#define IRQ7_MCU_MISS_CLR_MASK 0x11482#define IRQ7_MCU_MISS_CLR_MASK_SFT (0x1 << 23)1483#define IRQ6_MCU_MISS_CLR_SFT 221484#define IRQ6_MCU_MISS_CLR_MASK 0x11485#define IRQ6_MCU_MISS_CLR_MASK_SFT (0x1 << 22)1486#define IRQ5_MCU_MISS_CLR_SFT 211487#define IRQ5_MCU_MISS_CLR_MASK 0x11488#define IRQ5_MCU_MISS_CLR_MASK_SFT (0x1 << 21)1489#define IRQ4_MCU_MISS_CLR_SFT 201490#define IRQ4_MCU_MISS_CLR_MASK 0x11491#define IRQ4_MCU_MISS_CLR_MASK_SFT (0x1 << 20)1492#define IRQ3_MCU_MISS_CLR_SFT 191493#define IRQ3_MCU_MISS_CLR_MASK 0x11494#define IRQ3_MCU_MISS_CLR_MASK_SFT (0x1 << 19)1495#define IRQ2_MCU_MISS_CLR_SFT 181496#define IRQ2_MCU_MISS_CLR_MASK 0x11497#define IRQ2_MCU_MISS_CLR_MASK_SFT (0x1 << 18)1498#define IRQ1_MCU_MISS_CLR_SFT 171499#define IRQ1_MCU_MISS_CLR_MASK 0x11500#define IRQ1_MCU_MISS_CLR_MASK_SFT (0x1 << 17)1501#define IRQ0_MCU_MISS_CLR_SFT 161502#define IRQ0_MCU_MISS_CLR_MASK 0x11503#define IRQ0_MCU_MISS_CLR_MASK_SFT (0x1 << 16)1504#define IRQ12_MCU_CLR_SFT 121505#define IRQ12_MCU_CLR_MASK 0x11506#define IRQ12_MCU_CLR_MASK_SFT (0x1 << 12)1507#define IRQ11_MCU_CLR_SFT 111508#define IRQ11_MCU_CLR_MASK 0x11509#define IRQ11_MCU_CLR_MASK_SFT (0x1 << 11)1510#define IRQ10_MCU_CLR_SFT 101511#define IRQ10_MCU_CLR_MASK 0x11512#define IRQ10_MCU_CLR_MASK_SFT (0x1 << 10)1513#define IRQ9_MCU_CLR_SFT 91514#define IRQ9_MCU_CLR_MASK 0x11515#define IRQ9_MCU_CLR_MASK_SFT (0x1 << 9)1516#define IRQ8_MCU_CLR_SFT 81517#define IRQ8_MCU_CLR_MASK 0x11518#define IRQ8_MCU_CLR_MASK_SFT (0x1 << 8)1519#define IRQ7_MCU_CLR_SFT 71520#define IRQ7_MCU_CLR_MASK 0x11521#define IRQ7_MCU_CLR_MASK_SFT (0x1 << 7)1522#define IRQ6_MCU_CLR_SFT 61523#define IRQ6_MCU_CLR_MASK 0x11524#define IRQ6_MCU_CLR_MASK_SFT (0x1 << 6)1525#define IRQ5_MCU_CLR_SFT 51526#define IRQ5_MCU_CLR_MASK 0x11527#define IRQ5_MCU_CLR_MASK_SFT (0x1 << 5)1528#define IRQ4_MCU_CLR_SFT 41529#define IRQ4_MCU_CLR_MASK 0x11530#define IRQ4_MCU_CLR_MASK_SFT (0x1 << 4)1531#define IRQ3_MCU_CLR_SFT 31532#define IRQ3_MCU_CLR_MASK 0x11533#define IRQ3_MCU_CLR_MASK_SFT (0x1 << 3)1534#define IRQ2_MCU_CLR_SFT 21535#define IRQ2_MCU_CLR_MASK 0x11536#define IRQ2_MCU_CLR_MASK_SFT (0x1 << 2)1537#define IRQ1_MCU_CLR_SFT 11538#define IRQ1_MCU_CLR_MASK 0x11539#define IRQ1_MCU_CLR_MASK_SFT (0x1 << 1)1540#define IRQ0_MCU_CLR_SFT 01541#define IRQ0_MCU_CLR_MASK 0x11542#define IRQ0_MCU_CLR_MASK_SFT (0x1 << 0)15431544/* AFE_MEMIF_MSB */1545#define CPU_COMPACT_MODE_SFT 291546#define CPU_COMPACT_MODE_MASK 0x11547#define CPU_COMPACT_MODE_MASK_SFT (0x1 << 29)1548#define CPU_HD_ALIGN_SFT 281549#define CPU_HD_ALIGN_MASK 0x11550#define CPU_HD_ALIGN_MASK_SFT (0x1 << 28)1551#define AWB2_AXI_WR_SIGN_SFT 241552#define AWB2_AXI_WR_SIGN_MASK 0x11553#define AWB2_AXI_WR_SIGN_MASK_SFT (0x1 << 24)1554#define VUL2_AXI_WR_SIGN_SFT 221555#define VUL2_AXI_WR_SIGN_MASK 0x11556#define VUL2_AXI_WR_SIGN_MASK_SFT (0x1 << 22)1557#define VUL12_AXI_WR_SIGN_SFT 211558#define VUL12_AXI_WR_SIGN_MASK 0x11559#define VUL12_AXI_WR_SIGN_MASK_SFT (0x1 << 21)1560#define VUL_AXI_WR_SIGN_SFT 201561#define VUL_AXI_WR_SIGN_MASK 0x11562#define VUL_AXI_WR_SIGN_MASK_SFT (0x1 << 20)1563#define MOD_DAI_AXI_WR_SIGN_SFT 181564#define MOD_DAI_AXI_WR_SIGN_MASK 0x11565#define MOD_DAI_AXI_WR_SIGN_MASK_SFT (0x1 << 18)1566#define AWB_MSTR_SIGN_SFT 171567#define AWB_MSTR_SIGN_MASK 0x11568#define AWB_MSTR_SIGN_MASK_SFT (0x1 << 17)1569#define SYSRAM_SIGN_SFT 161570#define SYSRAM_SIGN_MASK 0x11571#define SYSRAM_SIGN_MASK_SFT (0x1 << 16)15721573/* AFE_HDMI_CONN0 */1574#define HDMI_O_7_SFT 211575#define HDMI_O_7_MASK 0x71576#define HDMI_O_7_MASK_SFT (0x7 << 21)1577#define HDMI_O_6_SFT 181578#define HDMI_O_6_MASK 0x71579#define HDMI_O_6_MASK_SFT (0x7 << 18)1580#define HDMI_O_5_SFT 151581#define HDMI_O_5_MASK 0x71582#define HDMI_O_5_MASK_SFT (0x7 << 15)1583#define HDMI_O_4_SFT 121584#define HDMI_O_4_MASK 0x71585#define HDMI_O_4_MASK_SFT (0x7 << 12)1586#define HDMI_O_3_SFT 91587#define HDMI_O_3_MASK 0x71588#define HDMI_O_3_MASK_SFT (0x7 << 9)1589#define HDMI_O_2_SFT 61590#define HDMI_O_2_MASK 0x71591#define HDMI_O_2_MASK_SFT (0x7 << 6)1592#define HDMI_O_1_SFT 31593#define HDMI_O_1_MASK 0x71594#define HDMI_O_1_MASK_SFT (0x7 << 3)1595#define HDMI_O_0_SFT 01596#define HDMI_O_0_MASK 0x71597#define HDMI_O_0_MASK_SFT (0x7 << 0)15981599/* AFE_TDM_CON1 */1600#define TDM_EN_SFT 01601#define TDM_EN_MASK 0x11602#define TDM_EN_MASK_SFT (0x1 << 0)1603#define LRCK_INVERSE_SFT 21604#define LRCK_INVERSE_MASK 0x11605#define LRCK_INVERSE_MASK_SFT (0x1 << 2)1606#define DELAY_DATA_SFT 31607#define DELAY_DATA_MASK 0x11608#define DELAY_DATA_MASK_SFT (0x1 << 3)1609#define LEFT_ALIGN_SFT 41610#define LEFT_ALIGN_MASK 0x11611#define LEFT_ALIGN_MASK_SFT (0x1 << 4)1612#define WLEN_SFT 81613#define WLEN_MASK 0x31614#define WLEN_MASK_SFT (0x3 << 8)1615#define CHANNEL_NUM_SFT 101616#define CHANNEL_NUM_MASK 0x31617#define CHANNEL_NUM_MASK_SFT (0x3 << 10)1618#define CHANNEL_BCK_CYCLES_SFT 121619#define CHANNEL_BCK_CYCLES_MASK 0x31620#define CHANNEL_BCK_CYCLES_MASK_SFT (0x3 << 12)1621#define DAC_BIT_NUM_SFT 161622#define DAC_BIT_NUM_MASK 0x1f1623#define DAC_BIT_NUM_MASK_SFT (0x1f << 16)1624#define LRCK_TDM_WIDTH_SFT 241625#define LRCK_TDM_WIDTH_MASK 0xff1626#define LRCK_TDM_WIDTH_MASK_SFT (0xff << 24)16271628/* AFE_TDM_CON2 */1629#define ST_CH_PAIR_SOUT0_SFT 01630#define ST_CH_PAIR_SOUT0_MASK 0x71631#define ST_CH_PAIR_SOUT0_MASK_SFT (0x7 << 0)1632#define ST_CH_PAIR_SOUT1_SFT 41633#define ST_CH_PAIR_SOUT1_MASK 0x71634#define ST_CH_PAIR_SOUT1_MASK_SFT (0x7 << 4)1635#define ST_CH_PAIR_SOUT2_SFT 81636#define ST_CH_PAIR_SOUT2_MASK 0x71637#define ST_CH_PAIR_SOUT2_MASK_SFT (0x7 << 8)1638#define ST_CH_PAIR_SOUT3_SFT 121639#define ST_CH_PAIR_SOUT3_MASK 0x71640#define ST_CH_PAIR_SOUT3_MASK_SFT (0x7 << 12)1641#define TDM_FIX_VALUE_SEL_SFT 161642#define TDM_FIX_VALUE_SEL_MASK 0x11643#define TDM_FIX_VALUE_SEL_MASK_SFT (0x1 << 16)1644#define TDM_I2S_LOOPBACK_SFT 201645#define TDM_I2S_LOOPBACK_MASK 0x11646#define TDM_I2S_LOOPBACK_MASK_SFT (0x1 << 20)1647#define TDM_I2S_LOOPBACK_CH_SFT 211648#define TDM_I2S_LOOPBACK_CH_MASK 0x31649#define TDM_I2S_LOOPBACK_CH_MASK_SFT (0x3 << 21)1650#define TDM_FIX_VALUE_SFT 241651#define TDM_FIX_VALUE_MASK 0xff1652#define TDM_FIX_VALUE_MASK_SFT (0xff << 24)16531654/* AFE_HDMI_OUT_CON0 */1655#define AFE_HDMI_OUT_ON_RETM_SFT 81656#define AFE_HDMI_OUT_ON_RETM_MASK 0x11657#define AFE_HDMI_OUT_ON_RETM_MASK_SFT (0x1 << 8)1658#define AFE_HDMI_OUT_CH_NUM_SFT 41659#define AFE_HDMI_OUT_CH_NUM_MASK 0xf1660#define AFE_HDMI_OUT_CH_NUM_MASK_SFT (0xf << 4)1661#define AFE_HDMI_OUT_BIT_WIDTH_SFT 11662#define AFE_HDMI_OUT_BIT_WIDTH_MASK 0x11663#define AFE_HDMI_OUT_BIT_WIDTH_MASK_SFT (0x1 << 1)1664#define AFE_HDMI_OUT_ON_SFT 01665#define AFE_HDMI_OUT_ON_MASK 0x11666#define AFE_HDMI_OUT_ON_MASK_SFT (0x1 << 0)1667#endif166816691670