Path: blob/master/sound/soc/mediatek/mt8188/mt8188-audsys-clk.c
26488 views
// SPDX-License-Identifier: GPL-2.01/*2* mt8188-audsys-clk.c -- MediaTek 8188 audsys clock control3*4* Copyright (c) 2022 MediaTek Inc.5* Author: Chun-Chia Chiu <[email protected]>6*/78#include <linux/clk.h>9#include <linux/clk-provider.h>10#include <linux/clkdev.h>11#include "mt8188-afe-common.h"12#include "mt8188-audsys-clk.h"13#include "mt8188-audsys-clkid.h"14#include "mt8188-reg.h"1516struct afe_gate {17int id;18const char *name;19const char *parent_name;20int reg;21u8 bit;22const struct clk_ops *ops;23unsigned long flags;24u8 cg_flags;25};2627#define GATE_AFE_FLAGS(_id, _name, _parent, _reg, _bit, _flags, _cgflags) {\28.id = _id, \29.name = _name, \30.parent_name = _parent, \31.reg = _reg, \32.bit = _bit, \33.flags = _flags, \34.cg_flags = _cgflags, \35}3637#define GATE_AFE(_id, _name, _parent, _reg, _bit) \38GATE_AFE_FLAGS(_id, _name, _parent, _reg, _bit, \39CLK_SET_RATE_PARENT, CLK_GATE_SET_TO_DISABLE)4041#define GATE_AUD0(_id, _name, _parent, _bit) \42GATE_AFE(_id, _name, _parent, AUDIO_TOP_CON0, _bit)4344#define GATE_AUD1(_id, _name, _parent, _bit) \45GATE_AFE(_id, _name, _parent, AUDIO_TOP_CON1, _bit)4647#define GATE_AUD3(_id, _name, _parent, _bit) \48GATE_AFE(_id, _name, _parent, AUDIO_TOP_CON3, _bit)4950#define GATE_AUD4(_id, _name, _parent, _bit) \51GATE_AFE(_id, _name, _parent, AUDIO_TOP_CON4, _bit)5253#define GATE_AUD5(_id, _name, _parent, _bit) \54GATE_AFE(_id, _name, _parent, AUDIO_TOP_CON5, _bit)5556#define GATE_AUD6(_id, _name, _parent, _bit) \57GATE_AFE(_id, _name, _parent, AUDIO_TOP_CON6, _bit)5859static const struct afe_gate aud_clks[CLK_AUD_NR_CLK] = {60/* AUD0 */61GATE_AUD0(CLK_AUD_AFE, "aud_afe", "top_a1sys_hp", 2),62GATE_AUD0(CLK_AUD_LRCK_CNT, "aud_lrck_cnt", "top_a1sys_hp", 4),63GATE_AUD0(CLK_AUD_SPDIFIN_TUNER_APLL, "aud_spdifin_tuner_apll", "top_apll4", 10),64GATE_AUD0(CLK_AUD_SPDIFIN_TUNER_DBG, "aud_spdifin_tuner_dbg", "top_apll4", 11),65GATE_AUD0(CLK_AUD_UL_TML, "aud_ul_tml", "top_a1sys_hp", 18),66GATE_AUD0(CLK_AUD_APLL1_TUNER, "aud_apll1_tuner", "top_apll1", 19),67GATE_AUD0(CLK_AUD_APLL2_TUNER, "aud_apll2_tuner", "top_apll2", 20),68GATE_AUD0(CLK_AUD_TOP0_SPDF, "aud_top0_spdf", "top_aud_iec_clk", 21),69GATE_AUD0(CLK_AUD_APLL, "aud_apll", "top_apll1", 23),70GATE_AUD0(CLK_AUD_APLL2, "aud_apll2", "top_apll2", 24),71GATE_AUD0(CLK_AUD_DAC, "aud_dac", "top_a1sys_hp", 25),72GATE_AUD0(CLK_AUD_DAC_PREDIS, "aud_dac_predis", "top_a1sys_hp", 26),73GATE_AUD0(CLK_AUD_TML, "aud_tml", "top_a1sys_hp", 27),74GATE_AUD0(CLK_AUD_ADC, "aud_adc", "top_a1sys_hp", 28),75GATE_AUD0(CLK_AUD_DAC_HIRES, "aud_dac_hires", "top_audio_h", 31),7677/* AUD1 */78GATE_AUD1(CLK_AUD_A1SYS_HP, "aud_a1sys_hp", "top_a1sys_hp", 2),79GATE_AUD1(CLK_AUD_AFE_DMIC1, "aud_afe_dmic1", "top_a1sys_hp", 10),80GATE_AUD1(CLK_AUD_AFE_DMIC2, "aud_afe_dmic2", "top_a1sys_hp", 11),81GATE_AUD1(CLK_AUD_AFE_DMIC3, "aud_afe_dmic3", "top_a1sys_hp", 12),82GATE_AUD1(CLK_AUD_AFE_DMIC4, "aud_afe_dmic4", "top_a1sys_hp", 13),83GATE_AUD1(CLK_AUD_AFE_26M_DMIC_TM, "aud_afe_26m_dmic_tm", "top_a1sys_hp", 14),84GATE_AUD1(CLK_AUD_UL_TML_HIRES, "aud_ul_tml_hires", "top_audio_h", 16),85GATE_AUD1(CLK_AUD_ADC_HIRES, "aud_adc_hires", "top_audio_h", 17),86GATE_AUD1(CLK_AUD_DMIC_HIRES1, "aud_dmic_hires1", "top_audio_h", 20),87GATE_AUD1(CLK_AUD_DMIC_HIRES2, "aud_dmic_hires2", "top_audio_h", 21),88GATE_AUD1(CLK_AUD_DMIC_HIRES3, "aud_dmic_hires3", "top_audio_h", 22),89GATE_AUD1(CLK_AUD_DMIC_HIRES4, "aud_dmic_hires4", "top_audio_h", 23),9091/* AUD3 */92GATE_AUD3(CLK_AUD_LINEIN_TUNER, "aud_linein_tuner", "top_apll5", 5),93GATE_AUD3(CLK_AUD_EARC_TUNER, "aud_earc_tuner", "top_apll3", 7),9495/* AUD4 */96GATE_AUD4(CLK_AUD_I2SIN, "aud_i2sin", "top_a1sys_hp", 0),97GATE_AUD4(CLK_AUD_TDM_IN, "aud_tdm_in", "top_a1sys_hp", 1),98GATE_AUD4(CLK_AUD_I2S_OUT, "aud_i2s_out", "top_a1sys_hp", 6),99GATE_AUD4(CLK_AUD_TDM_OUT, "aud_tdm_out", "top_a1sys_hp", 7),100GATE_AUD4(CLK_AUD_HDMI_OUT, "aud_hdmi_out", "top_a1sys_hp", 8),101GATE_AUD4(CLK_AUD_ASRC11, "aud_asrc11", "top_a1sys_hp", 16),102GATE_AUD4(CLK_AUD_ASRC12, "aud_asrc12", "top_a1sys_hp", 17),103GATE_AUD4(CLK_AUD_MULTI_IN, "aud_multi_in", "mphone_slave_b", 19),104GATE_AUD4(CLK_AUD_INTDIR, "aud_intdir", "top_intdir", 20),105GATE_AUD4(CLK_AUD_A1SYS, "aud_a1sys", "top_a1sys_hp", 21),106GATE_AUD4(CLK_AUD_A2SYS, "aud_a2sys", "top_a2sys", 22),107GATE_AUD4(CLK_AUD_PCMIF, "aud_pcmif", "top_a1sys_hp", 24),108GATE_AUD4(CLK_AUD_A3SYS, "aud_a3sys", "top_a3sys", 30),109GATE_AUD4(CLK_AUD_A4SYS, "aud_a4sys", "top_a4sys", 31),110111/* AUD5 */112GATE_AUD5(CLK_AUD_MEMIF_UL1, "aud_memif_ul1", "top_a1sys_hp", 0),113GATE_AUD5(CLK_AUD_MEMIF_UL2, "aud_memif_ul2", "top_a1sys_hp", 1),114GATE_AUD5(CLK_AUD_MEMIF_UL3, "aud_memif_ul3", "top_a1sys_hp", 2),115GATE_AUD5(CLK_AUD_MEMIF_UL4, "aud_memif_ul4", "top_a1sys_hp", 3),116GATE_AUD5(CLK_AUD_MEMIF_UL5, "aud_memif_ul5", "top_a1sys_hp", 4),117GATE_AUD5(CLK_AUD_MEMIF_UL6, "aud_memif_ul6", "top_a1sys_hp", 5),118GATE_AUD5(CLK_AUD_MEMIF_UL8, "aud_memif_ul8", "top_a1sys_hp", 7),119GATE_AUD5(CLK_AUD_MEMIF_UL9, "aud_memif_ul9", "top_a1sys_hp", 8),120GATE_AUD5(CLK_AUD_MEMIF_UL10, "aud_memif_ul10", "top_a1sys_hp", 9),121GATE_AUD5(CLK_AUD_MEMIF_DL2, "aud_memif_dl2", "top_a1sys_hp", 18),122GATE_AUD5(CLK_AUD_MEMIF_DL3, "aud_memif_dl3", "top_a1sys_hp", 19),123GATE_AUD5(CLK_AUD_MEMIF_DL6, "aud_memif_dl6", "top_a1sys_hp", 22),124GATE_AUD5(CLK_AUD_MEMIF_DL7, "aud_memif_dl7", "top_a1sys_hp", 23),125GATE_AUD5(CLK_AUD_MEMIF_DL8, "aud_memif_dl8", "top_a1sys_hp", 24),126GATE_AUD5(CLK_AUD_MEMIF_DL10, "aud_memif_dl10", "top_a1sys_hp", 26),127GATE_AUD5(CLK_AUD_MEMIF_DL11, "aud_memif_dl11", "top_a1sys_hp", 27),128129/* AUD6 */130GATE_AUD6(CLK_AUD_GASRC0, "aud_gasrc0", "top_asm_h", 0),131GATE_AUD6(CLK_AUD_GASRC1, "aud_gasrc1", "top_asm_h", 1),132GATE_AUD6(CLK_AUD_GASRC2, "aud_gasrc2", "top_asm_h", 2),133GATE_AUD6(CLK_AUD_GASRC3, "aud_gasrc3", "top_asm_h", 3),134GATE_AUD6(CLK_AUD_GASRC4, "aud_gasrc4", "top_asm_h", 4),135GATE_AUD6(CLK_AUD_GASRC5, "aud_gasrc5", "top_asm_h", 5),136GATE_AUD6(CLK_AUD_GASRC6, "aud_gasrc6", "top_asm_h", 6),137GATE_AUD6(CLK_AUD_GASRC7, "aud_gasrc7", "top_asm_h", 7),138GATE_AUD6(CLK_AUD_GASRC8, "aud_gasrc8", "top_asm_h", 8),139GATE_AUD6(CLK_AUD_GASRC9, "aud_gasrc9", "top_asm_h", 9),140GATE_AUD6(CLK_AUD_GASRC10, "aud_gasrc10", "top_asm_h", 10),141GATE_AUD6(CLK_AUD_GASRC11, "aud_gasrc11", "top_asm_h", 11),142};143144static void mt8188_audsys_clk_unregister(void *data)145{146struct mtk_base_afe *afe = data;147struct mt8188_afe_private *afe_priv = afe->platform_priv;148struct clk *clk;149struct clk_lookup *cl;150int i;151152if (!afe_priv)153return;154155for (i = 0; i < CLK_AUD_NR_CLK; i++) {156cl = afe_priv->lookup[i];157if (!cl)158continue;159160clk = cl->clk;161clk_unregister_gate(clk);162163clkdev_drop(cl);164}165}166167int mt8188_audsys_clk_register(struct mtk_base_afe *afe)168{169struct mt8188_afe_private *afe_priv = afe->platform_priv;170struct clk *clk;171struct clk_lookup *cl;172int i;173174afe_priv->lookup = devm_kcalloc(afe->dev, CLK_AUD_NR_CLK,175sizeof(*afe_priv->lookup),176GFP_KERNEL);177178if (!afe_priv->lookup)179return -ENOMEM;180181for (i = 0; i < ARRAY_SIZE(aud_clks); i++) {182const struct afe_gate *gate = &aud_clks[i];183184clk = clk_register_gate(afe->dev, gate->name, gate->parent_name,185gate->flags, afe->base_addr + gate->reg,186gate->bit, gate->cg_flags, NULL);187188if (IS_ERR(clk)) {189dev_err(afe->dev, "Failed to register clk %s: %ld\n",190gate->name, PTR_ERR(clk));191continue;192}193194/* add clk_lookup for devm_clk_get(SND_SOC_DAPM_CLOCK_SUPPLY) */195cl = kzalloc(sizeof(*cl), GFP_KERNEL);196if (!cl)197return -ENOMEM;198199cl->clk = clk;200cl->con_id = gate->name;201cl->dev_id = dev_name(afe->dev);202cl->clk_hw = NULL;203clkdev_add(cl);204205afe_priv->lookup[i] = cl;206}207208return devm_add_action_or_reset(afe->dev, mt8188_audsys_clk_unregister, afe);209}210211212