Path: blob/master/sound/soc/qcom/qdsp6/q6dsp-lpass-clocks.c
26444 views
// SPDX-License-Identifier: GPL-2.01// Copyright (c) 2020, Linaro Limited23#include <linux/err.h>4#include <linux/init.h>5#include <linux/clk-provider.h>6#include <linux/module.h>7#include <linux/device.h>8#include <linux/platform_device.h>9#include <linux/of.h>10#include <linux/slab.h>11#include <dt-bindings/sound/qcom,q6dsp-lpass-ports.h>12#include "q6dsp-lpass-clocks.h"1314#define Q6DSP_MAX_CLK_ID 10415#define Q6DSP_LPASS_CLK_ROOT_DEFAULT 0161718struct q6dsp_clk {19struct device *dev;20int q6dsp_clk_id;21int attributes;22int rate;23uint32_t handle;24struct clk_hw hw;25};2627#define to_q6dsp_clk(_hw) container_of(_hw, struct q6dsp_clk, hw)2829struct q6dsp_cc {30struct device *dev;31struct q6dsp_clk *clks[Q6DSP_MAX_CLK_ID];32const struct q6dsp_clk_desc *desc;33};3435static int clk_q6dsp_prepare(struct clk_hw *hw)36{37struct q6dsp_clk *clk = to_q6dsp_clk(hw);38struct q6dsp_cc *cc = dev_get_drvdata(clk->dev);3940return cc->desc->lpass_set_clk(clk->dev, clk->q6dsp_clk_id, clk->attributes,41Q6DSP_LPASS_CLK_ROOT_DEFAULT, clk->rate);42}4344static void clk_q6dsp_unprepare(struct clk_hw *hw)45{46struct q6dsp_clk *clk = to_q6dsp_clk(hw);47struct q6dsp_cc *cc = dev_get_drvdata(clk->dev);4849cc->desc->lpass_set_clk(clk->dev, clk->q6dsp_clk_id, clk->attributes,50Q6DSP_LPASS_CLK_ROOT_DEFAULT, 0);51}5253static int clk_q6dsp_set_rate(struct clk_hw *hw, unsigned long rate,54unsigned long parent_rate)55{56struct q6dsp_clk *clk = to_q6dsp_clk(hw);5758clk->rate = rate;5960return 0;61}6263static unsigned long clk_q6dsp_recalc_rate(struct clk_hw *hw,64unsigned long parent_rate)65{66struct q6dsp_clk *clk = to_q6dsp_clk(hw);6768return clk->rate;69}7071static int clk_q6dsp_determine_rate(struct clk_hw *hw,72struct clk_rate_request *req)73{74return 0;75}7677static const struct clk_ops clk_q6dsp_ops = {78.prepare = clk_q6dsp_prepare,79.unprepare = clk_q6dsp_unprepare,80.set_rate = clk_q6dsp_set_rate,81.determine_rate = clk_q6dsp_determine_rate,82.recalc_rate = clk_q6dsp_recalc_rate,83};8485static int clk_vote_q6dsp_block(struct clk_hw *hw)86{87struct q6dsp_clk *clk = to_q6dsp_clk(hw);88struct q6dsp_cc *cc = dev_get_drvdata(clk->dev);8990return cc->desc->lpass_vote_clk(clk->dev, clk->q6dsp_clk_id,91clk_hw_get_name(&clk->hw), &clk->handle);92}9394static void clk_unvote_q6dsp_block(struct clk_hw *hw)95{96struct q6dsp_clk *clk = to_q6dsp_clk(hw);97struct q6dsp_cc *cc = dev_get_drvdata(clk->dev);9899cc->desc->lpass_unvote_clk(clk->dev, clk->q6dsp_clk_id, clk->handle);100}101102static const struct clk_ops clk_vote_q6dsp_ops = {103.prepare = clk_vote_q6dsp_block,104.unprepare = clk_unvote_q6dsp_block,105};106107108static struct clk_hw *q6dsp_of_clk_hw_get(struct of_phandle_args *clkspec,109void *data)110{111struct q6dsp_cc *cc = data;112unsigned int idx = clkspec->args[0];113unsigned int attr = clkspec->args[1];114115if (idx >= Q6DSP_MAX_CLK_ID || attr > LPASS_CLK_ATTRIBUTE_COUPLE_DIVISOR) {116dev_err(cc->dev, "Invalid clk specifier (%d, %d)\n", idx, attr);117return ERR_PTR(-EINVAL);118}119120if (cc->clks[idx]) {121cc->clks[idx]->attributes = attr;122return &cc->clks[idx]->hw;123}124125return ERR_PTR(-ENOENT);126}127128int q6dsp_clock_dev_probe(struct platform_device *pdev)129{130struct q6dsp_cc *cc;131struct device *dev = &pdev->dev;132const struct q6dsp_clk_init *q6dsp_clks;133const struct q6dsp_clk_desc *desc;134int i, ret;135136cc = devm_kzalloc(dev, sizeof(*cc), GFP_KERNEL);137if (!cc)138return -ENOMEM;139140desc = of_device_get_match_data(&pdev->dev);141if (!desc)142return -EINVAL;143144cc->desc = desc;145cc->dev = dev;146q6dsp_clks = desc->clks;147148for (i = 0; i < desc->num_clks; i++) {149unsigned int id = q6dsp_clks[i].clk_id;150struct clk_init_data init = {151.name = q6dsp_clks[i].name,152};153struct q6dsp_clk *clk;154155clk = devm_kzalloc(dev, sizeof(*clk), GFP_KERNEL);156if (!clk)157return -ENOMEM;158159clk->dev = dev;160clk->q6dsp_clk_id = q6dsp_clks[i].q6dsp_clk_id;161clk->rate = q6dsp_clks[i].rate;162clk->hw.init = &init;163164if (clk->rate)165init.ops = &clk_q6dsp_ops;166else167init.ops = &clk_vote_q6dsp_ops;168169cc->clks[id] = clk;170171ret = devm_clk_hw_register(dev, &clk->hw);172if (ret)173return ret;174}175176ret = devm_of_clk_add_hw_provider(dev, q6dsp_of_clk_hw_get, cc);177if (ret)178return ret;179180dev_set_drvdata(dev, cc);181182return 0;183}184EXPORT_SYMBOL_GPL(q6dsp_clock_dev_probe);185186187