Path: blob/master/tools/arch/riscv/include/uapi/asm/unistd.h
26310 views
/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */1/*2* Copyright (C) 2018 David Abdurachmanov <[email protected]>3*4* This program is free software; you can redistribute it and/or modify5* it under the terms of the GNU General Public License version 2 as6* published by the Free Software Foundation.7*8* This program is distributed in the hope that it will be useful,9* but WITHOUT ANY WARRANTY; without even the implied warranty of10* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the11* GNU General Public License for more details.12*13* You should have received a copy of the GNU General Public License14* along with this program. If not, see <https://www.gnu.org/licenses/>.15*/1617#ifdef __LP64__18#define __ARCH_WANT_NEW_STAT19#define __ARCH_WANT_SET_GET_RLIMIT20#endif /* __LP64__ */2122#include <asm-generic/unistd.h>2324/*25* Allows the instruction cache to be flushed from userspace. Despite RISC-V26* having a direct 'fence.i' instruction available to userspace (which we27* can't trap!), that's not actually viable when running on Linux because the28* kernel might schedule a process on another hart. There is no way for29* userspace to handle this without invoking the kernel (as it doesn't know the30* thread->hart mappings), so we've defined a RISC-V specific system call to31* flush the instruction cache.32*33* __NR_riscv_flush_icache is defined to flush the instruction cache over an34* address range, with the flush applying to either all threads or just the35* caller. We don't currently do anything with the address range, that's just36* in there for forwards compatibility.37*/38#ifndef __NR_riscv_flush_icache39#define __NR_riscv_flush_icache (__NR_arch_specific_syscall + 15)40#endif41__SYSCALL(__NR_riscv_flush_icache, sys_riscv_flush_icache)424344