Path: blob/master/tools/testing/selftests/kvm/include/arm64/gic_v3.h
50850 views
/* SPDX-License-Identifier: GPL-2.0-only */1/*2* Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.3* Author: Marc Zyngier <[email protected]>4*/5#ifndef __SELFTESTS_GIC_V3_H6#define __SELFTESTS_GIC_V3_H78/*9* Distributor registers. We assume we're running non-secure, with ARE10* being set. Secure-only and non-ARE registers are not described.11*/12#define GICD_CTLR 0x000013#define GICD_TYPER 0x000414#define GICD_IIDR 0x000815#define GICD_TYPER2 0x000C16#define GICD_STATUSR 0x001017#define GICD_SETSPI_NSR 0x004018#define GICD_CLRSPI_NSR 0x004819#define GICD_SETSPI_SR 0x005020#define GICD_CLRSPI_SR 0x005821#define GICD_IGROUPR 0x008022#define GICD_ISENABLER 0x010023#define GICD_ICENABLER 0x018024#define GICD_ISPENDR 0x020025#define GICD_ICPENDR 0x028026#define GICD_ISACTIVER 0x030027#define GICD_ICACTIVER 0x038028#define GICD_IPRIORITYR 0x040029#define GICD_ICFGR 0x0C0030#define GICD_IGRPMODR 0x0D0031#define GICD_NSACR 0x0E0032#define GICD_IGROUPRnE 0x100033#define GICD_ISENABLERnE 0x120034#define GICD_ICENABLERnE 0x140035#define GICD_ISPENDRnE 0x160036#define GICD_ICPENDRnE 0x180037#define GICD_ISACTIVERnE 0x1A0038#define GICD_ICACTIVERnE 0x1C0039#define GICD_IPRIORITYRnE 0x200040#define GICD_ICFGRnE 0x300041#define GICD_IROUTER 0x600042#define GICD_IROUTERnE 0x800043#define GICD_IDREGS 0xFFD044#define GICD_PIDR2 0xFFE84546#define ESPI_BASE_INTID 40964748/*49* Those registers are actually from GICv2, but the spec demands that they50* are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3).51*/52#define GICD_ITARGETSR 0x080053#define GICD_SGIR 0x0F0054#define GICD_CPENDSGIR 0x0F1055#define GICD_SPENDSGIR 0x0F205657#define GICD_CTLR_RWP (1U << 31)58#define GICD_CTLR_nASSGIreq (1U << 8)59#define GICD_CTLR_DS (1U << 6)60#define GICD_CTLR_ARE_NS (1U << 4)61#define GICD_CTLR_ENABLE_G1A (1U << 1)62#define GICD_CTLR_ENABLE_G1 (1U << 0)6364#define GICD_IIDR_IMPLEMENTER_SHIFT 065#define GICD_IIDR_IMPLEMENTER_MASK (0xfff << GICD_IIDR_IMPLEMENTER_SHIFT)66#define GICD_IIDR_REVISION_SHIFT 1267#define GICD_IIDR_REVISION_MASK (0xf << GICD_IIDR_REVISION_SHIFT)68#define GICD_IIDR_VARIANT_SHIFT 1669#define GICD_IIDR_VARIANT_MASK (0xf << GICD_IIDR_VARIANT_SHIFT)70#define GICD_IIDR_PRODUCT_ID_SHIFT 2471#define GICD_IIDR_PRODUCT_ID_MASK (0xff << GICD_IIDR_PRODUCT_ID_SHIFT)727374/*75* In systems with a single security state (what we emulate in KVM)76* the meaning of the interrupt group enable bits is slightly different77*/78#define GICD_CTLR_ENABLE_SS_G1 (1U << 1)79#define GICD_CTLR_ENABLE_SS_G0 (1U << 0)8081#define GICD_TYPER_RSS (1U << 26)82#define GICD_TYPER_LPIS (1U << 17)83#define GICD_TYPER_MBIS (1U << 16)84#define GICD_TYPER_ESPI (1U << 8)8586#define GICD_TYPER_ID_BITS(typer) ((((typer) >> 19) & 0x1f) + 1)87#define GICD_TYPER_NUM_LPIS(typer) ((((typer) >> 11) & 0x1f) + 1)88#define GICD_TYPER_SPIS(typer) ((((typer) & 0x1f) + 1) * 32)89#define GICD_TYPER_ESPIS(typer) \90(((typer) & GICD_TYPER_ESPI) ? GICD_TYPER_SPIS((typer) >> 27) : 0)9192#define GICD_TYPER2_nASSGIcap (1U << 8)93#define GICD_TYPER2_VIL (1U << 7)94#define GICD_TYPER2_VID GENMASK(4, 0)9596#define GICD_IROUTER_SPI_MODE_ONE (0U << 31)97#define GICD_IROUTER_SPI_MODE_ANY (1U << 31)9899#define GIC_PIDR2_ARCH_MASK 0xf0100#define GIC_PIDR2_ARCH_GICv3 0x30101#define GIC_PIDR2_ARCH_GICv4 0x40102103#define GIC_V3_DIST_SIZE 0x10000104105#define GIC_PAGE_SIZE_4K 0ULL106#define GIC_PAGE_SIZE_16K 1ULL107#define GIC_PAGE_SIZE_64K 2ULL108#define GIC_PAGE_SIZE_MASK 3ULL109110/*111* Re-Distributor registers, offsets from RD_base112*/113#define GICR_CTLR GICD_CTLR114#define GICR_IIDR 0x0004115#define GICR_TYPER 0x0008116#define GICR_STATUSR GICD_STATUSR117#define GICR_WAKER 0x0014118#define GICR_SETLPIR 0x0040119#define GICR_CLRLPIR 0x0048120#define GICR_PROPBASER 0x0070121#define GICR_PENDBASER 0x0078122#define GICR_INVLPIR 0x00A0123#define GICR_INVALLR 0x00B0124#define GICR_SYNCR 0x00C0125#define GICR_IDREGS GICD_IDREGS126#define GICR_PIDR2 GICD_PIDR2127128#define GICR_CTLR_ENABLE_LPIS (1UL << 0)129#define GICR_CTLR_CES (1UL << 1)130#define GICR_CTLR_IR (1UL << 2)131#define GICR_CTLR_RWP (1UL << 3)132133#define GICR_TYPER_CPU_NUMBER(r) (((r) >> 8) & 0xffff)134135#define EPPI_BASE_INTID 1056136137#define GICR_TYPER_NR_PPIS(r) \138({ \139unsigned int __ppinum = ((r) >> 27) & 0x1f; \140unsigned int __nr_ppis = 16; \141if (__ppinum == 1 || __ppinum == 2) \142__nr_ppis += __ppinum * 32; \143\144__nr_ppis; \145})146147#define GICR_WAKER_ProcessorSleep (1U << 1)148#define GICR_WAKER_ChildrenAsleep (1U << 2)149150#define GIC_BASER_CACHE_nCnB 0ULL151#define GIC_BASER_CACHE_SameAsInner 0ULL152#define GIC_BASER_CACHE_nC 1ULL153#define GIC_BASER_CACHE_RaWt 2ULL154#define GIC_BASER_CACHE_RaWb 3ULL155#define GIC_BASER_CACHE_WaWt 4ULL156#define GIC_BASER_CACHE_WaWb 5ULL157#define GIC_BASER_CACHE_RaWaWt 6ULL158#define GIC_BASER_CACHE_RaWaWb 7ULL159#define GIC_BASER_CACHE_MASK 7ULL160#define GIC_BASER_NonShareable 0ULL161#define GIC_BASER_InnerShareable 1ULL162#define GIC_BASER_OuterShareable 2ULL163#define GIC_BASER_SHAREABILITY_MASK 3ULL164165#define GIC_BASER_CACHEABILITY(reg, inner_outer, type) \166(GIC_BASER_CACHE_##type << reg##_##inner_outer##_CACHEABILITY_SHIFT)167168#define GIC_BASER_SHAREABILITY(reg, type) \169(GIC_BASER_##type << reg##_SHAREABILITY_SHIFT)170171/* encode a size field of width @w containing @n - 1 units */172#define GIC_ENCODE_SZ(n, w) (((unsigned long)(n) - 1) & GENMASK_ULL(((w) - 1), 0))173174#define GICR_PROPBASER_SHAREABILITY_SHIFT (10)175#define GICR_PROPBASER_INNER_CACHEABILITY_SHIFT (7)176#define GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT (56)177#define GICR_PROPBASER_SHAREABILITY_MASK \178GIC_BASER_SHAREABILITY(GICR_PROPBASER, SHAREABILITY_MASK)179#define GICR_PROPBASER_INNER_CACHEABILITY_MASK \180GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, MASK)181#define GICR_PROPBASER_OUTER_CACHEABILITY_MASK \182GIC_BASER_CACHEABILITY(GICR_PROPBASER, OUTER, MASK)183#define GICR_PROPBASER_CACHEABILITY_MASK GICR_PROPBASER_INNER_CACHEABILITY_MASK184185#define GICR_PROPBASER_InnerShareable \186GIC_BASER_SHAREABILITY(GICR_PROPBASER, InnerShareable)187188#define GICR_PROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nCnB)189#define GICR_PROPBASER_nC GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nC)190#define GICR_PROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWt)191#define GICR_PROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWb)192#define GICR_PROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWt)193#define GICR_PROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWb)194#define GICR_PROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWt)195#define GICR_PROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWb)196197#define GICR_PROPBASER_IDBITS_MASK (0x1f)198#define GICR_PROPBASER_ADDRESS(x) ((x) & GENMASK_ULL(51, 12))199#define GICR_PENDBASER_ADDRESS(x) ((x) & GENMASK_ULL(51, 16))200201#define GICR_PENDBASER_SHAREABILITY_SHIFT (10)202#define GICR_PENDBASER_INNER_CACHEABILITY_SHIFT (7)203#define GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT (56)204#define GICR_PENDBASER_SHAREABILITY_MASK \205GIC_BASER_SHAREABILITY(GICR_PENDBASER, SHAREABILITY_MASK)206#define GICR_PENDBASER_INNER_CACHEABILITY_MASK \207GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, MASK)208#define GICR_PENDBASER_OUTER_CACHEABILITY_MASK \209GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, MASK)210#define GICR_PENDBASER_CACHEABILITY_MASK GICR_PENDBASER_INNER_CACHEABILITY_MASK211212#define GICR_PENDBASER_InnerShareable \213GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable)214215#define GICR_PENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nCnB)216#define GICR_PENDBASER_nC GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nC)217#define GICR_PENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWt)218#define GICR_PENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWb)219#define GICR_PENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWt)220#define GICR_PENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWb)221#define GICR_PENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWt)222#define GICR_PENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWb)223224#define GICR_PENDBASER_PTZ BIT_ULL(62)225226/*227* Re-Distributor registers, offsets from SGI_base228*/229#define GICR_IGROUPR0 GICD_IGROUPR230#define GICR_ISENABLER0 GICD_ISENABLER231#define GICR_ICENABLER0 GICD_ICENABLER232#define GICR_ISPENDR0 GICD_ISPENDR233#define GICR_ICPENDR0 GICD_ICPENDR234#define GICR_ISACTIVER0 GICD_ISACTIVER235#define GICR_ICACTIVER0 GICD_ICACTIVER236#define GICR_IPRIORITYR0 GICD_IPRIORITYR237#define GICR_ICFGR0 GICD_ICFGR238#define GICR_IGRPMODR0 GICD_IGRPMODR239#define GICR_NSACR GICD_NSACR240241#define GICR_TYPER_PLPIS (1U << 0)242#define GICR_TYPER_VLPIS (1U << 1)243#define GICR_TYPER_DIRTY (1U << 2)244#define GICR_TYPER_DirectLPIS (1U << 3)245#define GICR_TYPER_LAST (1U << 4)246#define GICR_TYPER_RVPEID (1U << 7)247#define GICR_TYPER_COMMON_LPI_AFF GENMASK_ULL(25, 24)248#define GICR_TYPER_AFFINITY GENMASK_ULL(63, 32)249250#define GICR_INVLPIR_INTID GENMASK_ULL(31, 0)251#define GICR_INVLPIR_VPEID GENMASK_ULL(47, 32)252#define GICR_INVLPIR_V GENMASK_ULL(63, 63)253254#define GICR_INVALLR_VPEID GICR_INVLPIR_VPEID255#define GICR_INVALLR_V GICR_INVLPIR_V256257#define GIC_V3_REDIST_SIZE 0x20000258259#define LPI_PROP_GROUP1 (1 << 1)260#define LPI_PROP_ENABLED (1 << 0)261262/*263* Re-Distributor registers, offsets from VLPI_base264*/265#define GICR_VPROPBASER 0x0070266267#define GICR_VPROPBASER_IDBITS_MASK 0x1f268269#define GICR_VPROPBASER_SHAREABILITY_SHIFT (10)270#define GICR_VPROPBASER_INNER_CACHEABILITY_SHIFT (7)271#define GICR_VPROPBASER_OUTER_CACHEABILITY_SHIFT (56)272273#define GICR_VPROPBASER_SHAREABILITY_MASK \274GIC_BASER_SHAREABILITY(GICR_VPROPBASER, SHAREABILITY_MASK)275#define GICR_VPROPBASER_INNER_CACHEABILITY_MASK \276GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, MASK)277#define GICR_VPROPBASER_OUTER_CACHEABILITY_MASK \278GIC_BASER_CACHEABILITY(GICR_VPROPBASER, OUTER, MASK)279#define GICR_VPROPBASER_CACHEABILITY_MASK \280GICR_VPROPBASER_INNER_CACHEABILITY_MASK281282#define GICR_VPROPBASER_InnerShareable \283GIC_BASER_SHAREABILITY(GICR_VPROPBASER, InnerShareable)284285#define GICR_VPROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nCnB)286#define GICR_VPROPBASER_nC GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nC)287#define GICR_VPROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWt)288#define GICR_VPROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWb)289#define GICR_VPROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWt)290#define GICR_VPROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWb)291#define GICR_VPROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWt)292#define GICR_VPROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWb)293294/*295* GICv4.1 VPROPBASER reinvention. A subtle mix between the old296* VPROPBASER and ITS_BASER. Just not quite any of the two.297*/298#define GICR_VPROPBASER_4_1_VALID (1ULL << 63)299#define GICR_VPROPBASER_4_1_ENTRY_SIZE GENMASK_ULL(61, 59)300#define GICR_VPROPBASER_4_1_INDIRECT (1ULL << 55)301#define GICR_VPROPBASER_4_1_PAGE_SIZE GENMASK_ULL(54, 53)302#define GICR_VPROPBASER_4_1_Z (1ULL << 52)303#define GICR_VPROPBASER_4_1_ADDR GENMASK_ULL(51, 12)304#define GICR_VPROPBASER_4_1_SIZE GENMASK_ULL(6, 0)305306#define GICR_VPENDBASER 0x0078307308#define GICR_VPENDBASER_SHAREABILITY_SHIFT (10)309#define GICR_VPENDBASER_INNER_CACHEABILITY_SHIFT (7)310#define GICR_VPENDBASER_OUTER_CACHEABILITY_SHIFT (56)311#define GICR_VPENDBASER_SHAREABILITY_MASK \312GIC_BASER_SHAREABILITY(GICR_VPENDBASER, SHAREABILITY_MASK)313#define GICR_VPENDBASER_INNER_CACHEABILITY_MASK \314GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, MASK)315#define GICR_VPENDBASER_OUTER_CACHEABILITY_MASK \316GIC_BASER_CACHEABILITY(GICR_VPENDBASER, OUTER, MASK)317#define GICR_VPENDBASER_CACHEABILITY_MASK \318GICR_VPENDBASER_INNER_CACHEABILITY_MASK319320#define GICR_VPENDBASER_NonShareable \321GIC_BASER_SHAREABILITY(GICR_VPENDBASER, NonShareable)322323#define GICR_VPENDBASER_InnerShareable \324GIC_BASER_SHAREABILITY(GICR_VPENDBASER, InnerShareable)325326#define GICR_VPENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nCnB)327#define GICR_VPENDBASER_nC GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nC)328#define GICR_VPENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWt)329#define GICR_VPENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWb)330#define GICR_VPENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWt)331#define GICR_VPENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWb)332#define GICR_VPENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWt)333#define GICR_VPENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWb)334335#define GICR_VPENDBASER_Dirty (1ULL << 60)336#define GICR_VPENDBASER_PendingLast (1ULL << 61)337#define GICR_VPENDBASER_IDAI (1ULL << 62)338#define GICR_VPENDBASER_Valid (1ULL << 63)339340/*341* GICv4.1 VPENDBASER, used for VPE residency. On top of these fields,342* also use the above Valid, PendingLast and Dirty.343*/344#define GICR_VPENDBASER_4_1_DB (1ULL << 62)345#define GICR_VPENDBASER_4_1_VGRP0EN (1ULL << 59)346#define GICR_VPENDBASER_4_1_VGRP1EN (1ULL << 58)347#define GICR_VPENDBASER_4_1_VPEID GENMASK_ULL(15, 0)348349#define GICR_VSGIR 0x0080350351#define GICR_VSGIR_VPEID GENMASK(15, 0)352353#define GICR_VSGIPENDR 0x0088354355#define GICR_VSGIPENDR_BUSY (1U << 31)356#define GICR_VSGIPENDR_PENDING GENMASK(15, 0)357358/*359* ITS registers, offsets from ITS_base360*/361#define GITS_CTLR 0x0000362#define GITS_IIDR 0x0004363#define GITS_TYPER 0x0008364#define GITS_MPIDR 0x0018365#define GITS_CBASER 0x0080366#define GITS_CWRITER 0x0088367#define GITS_CREADR 0x0090368#define GITS_BASER 0x0100369#define GITS_IDREGS_BASE 0xffd0370#define GITS_PIDR0 0xffe0371#define GITS_PIDR1 0xffe4372#define GITS_PIDR2 GICR_PIDR2373#define GITS_PIDR4 0xffd0374#define GITS_CIDR0 0xfff0375#define GITS_CIDR1 0xfff4376#define GITS_CIDR2 0xfff8377#define GITS_CIDR3 0xfffc378379#define GITS_TRANSLATER 0x10040380381#define GITS_SGIR 0x20020382383#define GITS_SGIR_VPEID GENMASK_ULL(47, 32)384#define GITS_SGIR_VINTID GENMASK_ULL(3, 0)385386#define GITS_CTLR_ENABLE (1U << 0)387#define GITS_CTLR_ImDe (1U << 1)388#define GITS_CTLR_ITS_NUMBER_SHIFT 4389#define GITS_CTLR_ITS_NUMBER (0xFU << GITS_CTLR_ITS_NUMBER_SHIFT)390#define GITS_CTLR_QUIESCENT (1U << 31)391392#define GITS_TYPER_PLPIS (1UL << 0)393#define GITS_TYPER_VLPIS (1UL << 1)394#define GITS_TYPER_ITT_ENTRY_SIZE_SHIFT 4395#define GITS_TYPER_ITT_ENTRY_SIZE GENMASK_ULL(7, 4)396#define GITS_TYPER_IDBITS_SHIFT 8397#define GITS_TYPER_DEVBITS_SHIFT 13398#define GITS_TYPER_DEVBITS GENMASK_ULL(17, 13)399#define GITS_TYPER_PTA (1UL << 19)400#define GITS_TYPER_HCC_SHIFT 24401#define GITS_TYPER_HCC(r) (((r) >> GITS_TYPER_HCC_SHIFT) & 0xff)402#define GITS_TYPER_VMOVP (1ULL << 37)403#define GITS_TYPER_VMAPP (1ULL << 40)404#define GITS_TYPER_SVPET GENMASK_ULL(42, 41)405406#define GITS_IIDR_REV_SHIFT 12407#define GITS_IIDR_REV_MASK (0xf << GITS_IIDR_REV_SHIFT)408#define GITS_IIDR_REV(r) (((r) >> GITS_IIDR_REV_SHIFT) & 0xf)409#define GITS_IIDR_PRODUCTID_SHIFT 24410411#define GITS_CBASER_VALID (1ULL << 63)412#define GITS_CBASER_SHAREABILITY_SHIFT (10)413#define GITS_CBASER_INNER_CACHEABILITY_SHIFT (59)414#define GITS_CBASER_OUTER_CACHEABILITY_SHIFT (53)415#define GITS_CBASER_SHAREABILITY_MASK \416GIC_BASER_SHAREABILITY(GITS_CBASER, SHAREABILITY_MASK)417#define GITS_CBASER_INNER_CACHEABILITY_MASK \418GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, MASK)419#define GITS_CBASER_OUTER_CACHEABILITY_MASK \420GIC_BASER_CACHEABILITY(GITS_CBASER, OUTER, MASK)421#define GITS_CBASER_CACHEABILITY_MASK GITS_CBASER_INNER_CACHEABILITY_MASK422423#define GITS_CBASER_InnerShareable \424GIC_BASER_SHAREABILITY(GITS_CBASER, InnerShareable)425426#define GITS_CBASER_nCnB GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nCnB)427#define GITS_CBASER_nC GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nC)428#define GITS_CBASER_RaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWt)429#define GITS_CBASER_RaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWb)430#define GITS_CBASER_WaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWt)431#define GITS_CBASER_WaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWb)432#define GITS_CBASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWt)433#define GITS_CBASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWb)434435#define GITS_CBASER_ADDRESS(cbaser) ((cbaser) & GENMASK_ULL(51, 12))436437#define GITS_BASER_NR_REGS 8438439#define GITS_BASER_VALID (1ULL << 63)440#define GITS_BASER_INDIRECT (1ULL << 62)441442#define GITS_BASER_INNER_CACHEABILITY_SHIFT (59)443#define GITS_BASER_OUTER_CACHEABILITY_SHIFT (53)444#define GITS_BASER_INNER_CACHEABILITY_MASK \445GIC_BASER_CACHEABILITY(GITS_BASER, INNER, MASK)446#define GITS_BASER_CACHEABILITY_MASK GITS_BASER_INNER_CACHEABILITY_MASK447#define GITS_BASER_OUTER_CACHEABILITY_MASK \448GIC_BASER_CACHEABILITY(GITS_BASER, OUTER, MASK)449#define GITS_BASER_SHAREABILITY_MASK \450GIC_BASER_SHAREABILITY(GITS_BASER, SHAREABILITY_MASK)451452#define GITS_BASER_nCnB GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nCnB)453#define GITS_BASER_nC GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nC)454#define GITS_BASER_RaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWt)455#define GITS_BASER_RaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWb)456#define GITS_BASER_WaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWt)457#define GITS_BASER_WaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWb)458#define GITS_BASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWt)459#define GITS_BASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWb)460461#define GITS_BASER_TYPE_SHIFT (56)462#define GITS_BASER_TYPE(r) (((r) >> GITS_BASER_TYPE_SHIFT) & 7)463#define GITS_BASER_ENTRY_SIZE_SHIFT (48)464#define GITS_BASER_ENTRY_SIZE(r) ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0x1f) + 1)465#define GITS_BASER_ENTRY_SIZE_MASK GENMASK_ULL(52, 48)466#define GITS_BASER_PHYS_52_to_48(phys) \467(((phys) & GENMASK_ULL(47, 16)) | (((phys) >> 48) & 0xf) << 12)468#define GITS_BASER_ADDR_48_to_52(baser) \469(((baser) & GENMASK_ULL(47, 16)) | (((baser) >> 12) & 0xf) << 48)470471#define GITS_BASER_SHAREABILITY_SHIFT (10)472#define GITS_BASER_InnerShareable \473GIC_BASER_SHAREABILITY(GITS_BASER, InnerShareable)474#define GITS_BASER_PAGE_SIZE_SHIFT (8)475#define __GITS_BASER_PSZ(sz) (GIC_PAGE_SIZE_ ## sz << GITS_BASER_PAGE_SIZE_SHIFT)476#define GITS_BASER_PAGE_SIZE_4K __GITS_BASER_PSZ(4K)477#define GITS_BASER_PAGE_SIZE_16K __GITS_BASER_PSZ(16K)478#define GITS_BASER_PAGE_SIZE_64K __GITS_BASER_PSZ(64K)479#define GITS_BASER_PAGE_SIZE_MASK __GITS_BASER_PSZ(MASK)480#define GITS_BASER_PAGES_MAX 256481#define GITS_BASER_PAGES_SHIFT (0)482#define GITS_BASER_NR_PAGES(r) (((r) & 0xff) + 1)483484#define GITS_BASER_TYPE_NONE 0485#define GITS_BASER_TYPE_DEVICE 1486#define GITS_BASER_TYPE_VCPU 2487#define GITS_BASER_TYPE_RESERVED3 3488#define GITS_BASER_TYPE_COLLECTION 4489#define GITS_BASER_TYPE_RESERVED5 5490#define GITS_BASER_TYPE_RESERVED6 6491#define GITS_BASER_TYPE_RESERVED7 7492493#define GITS_LVL1_ENTRY_SIZE (8UL)494495/*496* ITS commands497*/498#define GITS_CMD_MAPD 0x08499#define GITS_CMD_MAPC 0x09500#define GITS_CMD_MAPTI 0x0a501#define GITS_CMD_MAPI 0x0b502#define GITS_CMD_MOVI 0x01503#define GITS_CMD_DISCARD 0x0f504#define GITS_CMD_INV 0x0c505#define GITS_CMD_MOVALL 0x0e506#define GITS_CMD_INVALL 0x0d507#define GITS_CMD_INT 0x03508#define GITS_CMD_CLEAR 0x04509#define GITS_CMD_SYNC 0x05510511/*512* GICv4 ITS specific commands513*/514#define GITS_CMD_GICv4(x) ((x) | 0x20)515#define GITS_CMD_VINVALL GITS_CMD_GICv4(GITS_CMD_INVALL)516#define GITS_CMD_VMAPP GITS_CMD_GICv4(GITS_CMD_MAPC)517#define GITS_CMD_VMAPTI GITS_CMD_GICv4(GITS_CMD_MAPTI)518#define GITS_CMD_VMOVI GITS_CMD_GICv4(GITS_CMD_MOVI)519#define GITS_CMD_VSYNC GITS_CMD_GICv4(GITS_CMD_SYNC)520/* VMOVP, VSGI and INVDB are the odd ones, as they dont have a physical counterpart */521#define GITS_CMD_VMOVP GITS_CMD_GICv4(2)522#define GITS_CMD_VSGI GITS_CMD_GICv4(3)523#define GITS_CMD_INVDB GITS_CMD_GICv4(0xe)524525/*526* ITS error numbers527*/528#define E_ITS_MOVI_UNMAPPED_INTERRUPT 0x010107529#define E_ITS_MOVI_UNMAPPED_COLLECTION 0x010109530#define E_ITS_INT_UNMAPPED_INTERRUPT 0x010307531#define E_ITS_CLEAR_UNMAPPED_INTERRUPT 0x010507532#define E_ITS_MAPD_DEVICE_OOR 0x010801533#define E_ITS_MAPD_ITTSIZE_OOR 0x010802534#define E_ITS_MAPC_PROCNUM_OOR 0x010902535#define E_ITS_MAPC_COLLECTION_OOR 0x010903536#define E_ITS_MAPTI_UNMAPPED_DEVICE 0x010a04537#define E_ITS_MAPTI_ID_OOR 0x010a05538#define E_ITS_MAPTI_PHYSICALID_OOR 0x010a06539#define E_ITS_INV_UNMAPPED_INTERRUPT 0x010c07540#define E_ITS_INVALL_UNMAPPED_COLLECTION 0x010d09541#define E_ITS_MOVALL_PROCNUM_OOR 0x010e01542#define E_ITS_DISCARD_UNMAPPED_INTERRUPT 0x010f07543544/*545* CPU interface registers546*/547#define ICC_CTLR_EL1_EOImode_SHIFT (1)548#define ICC_CTLR_EL1_EOImode_drop_dir (0U << ICC_CTLR_EL1_EOImode_SHIFT)549#define ICC_CTLR_EL1_EOImode_drop (1U << ICC_CTLR_EL1_EOImode_SHIFT)550#define ICC_CTLR_EL1_EOImode_MASK (1 << ICC_CTLR_EL1_EOImode_SHIFT)551#define ICC_CTLR_EL1_CBPR_SHIFT 0552#define ICC_CTLR_EL1_CBPR_MASK (1 << ICC_CTLR_EL1_CBPR_SHIFT)553#define ICC_CTLR_EL1_PMHE_SHIFT 6554#define ICC_CTLR_EL1_PMHE_MASK (1 << ICC_CTLR_EL1_PMHE_SHIFT)555#define ICC_CTLR_EL1_PRI_BITS_SHIFT 8556#define ICC_CTLR_EL1_PRI_BITS_MASK (0x7 << ICC_CTLR_EL1_PRI_BITS_SHIFT)557#define ICC_CTLR_EL1_ID_BITS_SHIFT 11558#define ICC_CTLR_EL1_ID_BITS_MASK (0x7 << ICC_CTLR_EL1_ID_BITS_SHIFT)559#define ICC_CTLR_EL1_SEIS_SHIFT 14560#define ICC_CTLR_EL1_SEIS_MASK (0x1 << ICC_CTLR_EL1_SEIS_SHIFT)561#define ICC_CTLR_EL1_A3V_SHIFT 15562#define ICC_CTLR_EL1_A3V_MASK (0x1 << ICC_CTLR_EL1_A3V_SHIFT)563#define ICC_CTLR_EL1_RSS (0x1 << 18)564#define ICC_CTLR_EL1_ExtRange (0x1 << 19)565#define ICC_PMR_EL1_SHIFT 0566#define ICC_PMR_EL1_MASK (0xff << ICC_PMR_EL1_SHIFT)567#define ICC_BPR0_EL1_SHIFT 0568#define ICC_BPR0_EL1_MASK (0x7 << ICC_BPR0_EL1_SHIFT)569#define ICC_BPR1_EL1_SHIFT 0570#define ICC_BPR1_EL1_MASK (0x7 << ICC_BPR1_EL1_SHIFT)571#define ICC_IGRPEN0_EL1_SHIFT 0572#define ICC_IGRPEN0_EL1_MASK (1 << ICC_IGRPEN0_EL1_SHIFT)573#define ICC_IGRPEN1_EL1_SHIFT 0574#define ICC_IGRPEN1_EL1_MASK (1 << ICC_IGRPEN1_EL1_SHIFT)575#define ICC_SRE_EL1_DIB (1U << 2)576#define ICC_SRE_EL1_DFB (1U << 1)577#define ICC_SRE_EL1_SRE (1U << 0)578579/* These are for GICv2 emulation only */580#define GICH_LR_VIRTUALID (0x3ffUL << 0)581#define GICH_LR_PHYSID_CPUID_SHIFT (10)582#define GICH_LR_PHYSID_CPUID (7UL << GICH_LR_PHYSID_CPUID_SHIFT)583584#define ICC_IAR1_EL1_SPURIOUS 0x3ff585586#define ICC_SRE_EL2_SRE (1 << 0)587#define ICC_SRE_EL2_ENABLE (1 << 3)588589#define ICC_SGI1R_TARGET_LIST_SHIFT 0590#define ICC_SGI1R_TARGET_LIST_MASK (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT)591#define ICC_SGI1R_AFFINITY_1_SHIFT 16592#define ICC_SGI1R_AFFINITY_1_MASK (0xff << ICC_SGI1R_AFFINITY_1_SHIFT)593#define ICC_SGI1R_SGI_ID_SHIFT 24594#define ICC_SGI1R_SGI_ID_MASK (0xfULL << ICC_SGI1R_SGI_ID_SHIFT)595#define ICC_SGI1R_AFFINITY_2_SHIFT 32596#define ICC_SGI1R_AFFINITY_2_MASK (0xffULL << ICC_SGI1R_AFFINITY_2_SHIFT)597#define ICC_SGI1R_IRQ_ROUTING_MODE_BIT 40598#define ICC_SGI1R_RS_SHIFT 44599#define ICC_SGI1R_RS_MASK (0xfULL << ICC_SGI1R_RS_SHIFT)600#define ICC_SGI1R_AFFINITY_3_SHIFT 48601#define ICC_SGI1R_AFFINITY_3_MASK (0xffULL << ICC_SGI1R_AFFINITY_3_SHIFT)602603#endif604605606